

# Schematic Checklist for HD3SS3212 and HD3SS3220

## ABSTRACT

This schematic checklist provides a brief explanation of the HD3SS3212 and HD3SS3220 device pin and the recommended configuration of the device pins for default operation. The HD3SS3212 is a generic SuperSpeed differential passive 2:1 MUX that can work for any SuperSpeed interface applications (USB3, PCIe, Sata). The HD3SS3220 is not only a SuperSpeed 2:1 MUX, but also the USB Type-C<sup>™</sup> DRP port controller. The device provides Channel Configuration(CC) logic and 5-V VCONN sourcing for ecosystems implementing USB Type-C. The HD3SS3212 and HD3SS3220 are similar device, so this checklist applies to both devices. Use this information to check the connectivity for each device on a system schematic.

This document is intended to aid design at the system level for general applications but should not be the only resource used. In addition to this list, customers are advised to use the information in the HD3SS3212 and HD3SS3220 data sheet, EVM User's Guide and associated documents to gain a full understanding of device functionality.

## Trademarks

USB Type-C is a trademark of USB Implementer's Forum. All other trademarks are the property of their respective owners.

## 1 Schematic Checklist for HD3SS3212 and HD3SS3220

| Pin Name      | HD3SS3220<br>Pin Number | HD3SS3212<br>Pin Number | Pin Description                          | Recommendation                          |
|---------------|-------------------------|-------------------------|------------------------------------------|-----------------------------------------|
| TXP (A0P)     | 6                       | 3                       | Host, device SuperSpeed TX positive      | No AC cap needed if TX1, TX2 has AC cap |
| TXN (A0N)     | 7                       | 4                       | Host, device SuperSpeed TX negative      | No AC cap needed if TX1, TX2 has AC cap |
| RXP (A1P)     | 9                       | 7                       | Host, device SuperSpeed RX positive      | Biased by host controller               |
| RXN (A1N)     | 10                      | 8                       | Host, device SuperSpeed RX negative      | Biased by host controller               |
| TXP1 (B0P)    | 17                      | 19                      | USB Type-C port SuperSpeed TXP1 positive | Need 100-nf AC cap                      |
| TXN1 (B0N)    | 16                      | 18                      | USB Type-C port SuperSpeed TXN1 negative | Need 100-nf AC cap                      |
| RXP1 (B1P)    | 15                      | 17                      | USB Type-C port SuperSpeed RXP1 positive | Biased by host controller               |
| RXN1 (B1N)    | 14                      | 16                      | USB Type-C port SuperSpeed RXN1 negative | Biased by host controller               |
| TXP2 (C0P)    | 21                      | 15                      | USB Type-C port SuperSpeed TXP2 negative | Need 100-nf AC cap                      |
| TXN2 (C0N)    | 20                      | 14                      | USB Type-C port SuperSpeed TXN2 negative | Need 100-nf AC cap                      |
| RXP2 (C1P)    | 19                      | 13                      | USB Type-C port SuperSpeed RXP2 negative | Biased by host controller               |
| RXN2 (C1N)    | 18                      | 12                      | USB Type-C port SuperSpeed RXN2 negative | Biased by host controller               |
| ENz_Mux (OEn) | 12                      | 2                       | Active low MUX enable                    | Adding a Cap to GND                     |
| SEL           |                         | 9                       | Port select pin, L: A to B H: A to C     |                                         |

### Table 1. Schematic Checklist<sup>(1)(2)(3)</sup>

<sup>(1)</sup> When using the 3.3-V supply for I<sup>2</sup>C pullup, the customer must ensure that the VDD is 3 V, and above. Otherwise, the I<sup>2</sup>C may backpower the device.

<sup>(2)</sup> When VDD5 is off, the HD3SS3220 non-failsafe pins (DIR, VBUS\_DET, ADDR,OUT[3:1] pins) could back-drive the HD3SS3220 device if not handled properly. When necessary to pull these pins up, it is recommended to pull up DIR, ADDR, and INT\_N, OUT3 to the VDD5 supply of the device. The VBUS\_DET must be pulled up to VBUS through a 900-kΩ resistor.

<sup>(3)</sup> The HD3SS3220 device requires a common mode biasing of 0 V to 2 V. If the host receiver has bias voltage outside this range, appropriate additional AC coupling caps and biasing of HD3SS3220 RX pairs is needed.

1

www.ti.com

| Pin Name       | HD3SS3220<br>Pin Number | HD3SS3212<br>Pin Number | Pin Description                                                                                                       | Recommendation                                                                           |
|----------------|-------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| ENn_CC         | 29                      |                         | Enable CC controller, active low                                                                                      |                                                                                          |
| CC1            | 2                       |                         | USB Type-C configuration channel 1                                                                                    |                                                                                          |
| CC2            | 1                       |                         | USB Type-C configuration channel 2                                                                                    |                                                                                          |
| CURRENT_MODE   | 3                       |                         | Tri-level input to indicate current advertisement<br>in DFP, UFP does not matter                                      | Pullup resistor varied due to different<br>current mode                                  |
| PORT           | 4                       |                         | Tri-level input to indicate port mode                                                                                 | DFP: pullup to VDD; UFP: pulldown to GND; DRP: NC                                        |
| VBUS_DET       | 5                       |                         | 5–28 Vbus input pin                                                                                                   | 900-k $\Omega$ external resistor between Vbus and VBUS_DET                               |
| ADDR           | 22                      |                         | Tri-level input pin to indicate I2C or GPIO mode                                                                      | H: pullup to VDD, I2C address 0x67;<br>L: pulldown to GND, I2C address<br>0x47; NC: GPIO |
| ID             | 27                      |                         | Open drain output, low when CC pin detect device attached in DFP mode                                                 | 200-k $\Omega$ pullup to VDD5                                                            |
| VCONNT_FAULT_N | 24                      |                         | Open drain output, low when VCONN overcurrent detected                                                                | 200-k $\Omega$ pullup to VDD5                                                            |
| INT_OUT3       | 23                      |                         | In I2C, its INT open drain output, active low; in GPIO, OUT3 is used as audio accessory detection                     | 200-kΩ pullup to VDD5                                                                    |
| DIR            | 11                      |                         | USB Type-C plug orientation                                                                                           | 200-kΩ pullup to VCC33                                                                   |
| SDA_OUT1       | 25                      |                         | In I2C: this pin is used as I2C communication data signal; In GPIO, this pin is used as current mode detection        | 4.7-k $\Omega$ pullup to IO supply (1.8 V or 3.3 V)                                      |
| SCL_OUT2       | 26                      |                         | In I2C: this pin is used as I2C communication<br>clock signal; In GPIO, this pin is used as<br>current mode detection | 4.7-k $\Omega$ pullup to IO supply(1.8 V or 3.3 V)                                       |
| VCC33 (VCC)    | 8                       | 6                       | 3.3-V supply                                                                                                          | Decoupling capacitor near the pin                                                        |
| VDD5           | 30                      |                         | 5-V supply                                                                                                            | Should be > 5 V                                                                          |
| GND            | 13, 28                  | 5, 11, 20               | Ground                                                                                                                |                                                                                          |
| Thermal Pad    |                         |                         |                                                                                                                       | Must be connected to GND                                                                 |

| Table 1. Schematic Checklist <sup>(1)(2)(3)</sup> (continued) |
|---------------------------------------------------------------|
|---------------------------------------------------------------|

## 2 References

2

- 1. Texas Instruments, HD3SS3220 USB Type-C<sup>™</sup> DRP Port Controller With SuperSpeed 2:1 MUX Data Sheet
- 2. Texas Instruments, HD3SS3212x Two-Channel Differential 2:1/1:2 USB3.1 MUX/DEMUX Data Sheet
- 3. Texas Instruments, HD3SS3220 DFP Dongle Evaluation Module User's Guide
- 4. Texas Instruments, HD3SS3212 Evaluation Module User's Guide

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated