

# TUSB8044A schematic checklist

#### ABSTRACT

This schematic checklist provides a brief explanation of each TUSB8044A device pin and the recommended configuration of TUSB8044A device pins for default operation. TUSB8044A is a USB 3.1 Gen1 hub controller that provides one upstream port and four downstream ports and is compliant with the Universal Serial Bus (USB) specification. TUSB8044A is implemented with a digital state machine requiring no firmware programming however, this device has the ability to also be configured via pin strap, I2C, and SMBus communication. Use this information to check the connectivity for each TUSB8044A device on a system schematic.

This document is intended to aid design at the system level for general applications but should not be the only resource used. In addition to this list, use the information in the *TUSB8044A four-port USB 3.2x1 Gen1 hub with USB billboard data sheet, TUSB8044AEVM user's guide,* and associated documents to gain a full understanding of device functionality.

**NOTE:** TUSB8044A has many configurations; this schematic checklist covers a TUSB8044A USB Hub that is configured without external EEPROM with downstream power switching and overcurrent reporting.

|   | Contents                      |   |
|---|-------------------------------|---|
| 1 | TUSB8044A Schematic Checklist | 1 |
| 2 | References                    | 3 |
|   | List of Figures               |   |

List of Tables

## Trademarks

All trademarks are the property of their respective owners.

## 1 TUSB8044A Schematic Checklist

| Pin Name   | Pin Number(s)     | Pin Description             | Recommendation                                                    | Addtional Pin Considerations                                                                                                           |  |  |  |  |
|------------|-------------------|-----------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Power Pins |                   |                             |                                                                   |                                                                                                                                        |  |  |  |  |
| VDD33      | 16 34 52 63       | 3.3 V Positive Power Supply | Place 0.1 uF decoupling capacitors on near each VDD33 pin to GND. | VDD33 and VDD should have a ramp time of 0.2<br>- ms to 100 ms. VDD33 and VDD have ramp<br>order only when using a passive reset.      |  |  |  |  |
| 10033      | 10, 34, 52, 63    |                             | Use one 10 uF bulk capacitor from VDD33 to GND.                   |                                                                                                                                        |  |  |  |  |
| VPD        | 5, 8, 13, 21, 28, |                             | Place 0.1 uF decoupling capacitors on near each VDD33 pin to GND. |                                                                                                                                        |  |  |  |  |
|            | 31, 51, 57        |                             | Use one 10 uF bulk capacitor from VDD33 to GND.                   |                                                                                                                                        |  |  |  |  |
| GND        | PAD               | Ground                      | Connected to PCB Ground.                                          | Ensure thermal pad has ample solder for stable<br>connection to ground. Improper grounding can<br>lead to functional issues in system. |  |  |  |  |

1



#### TUSB8044A Schematic Checklist

www.ti.com

| I2C/SMBUS Pins                  |      |                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|---------------------------------|------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| SCL / SMBCLK                    | 38   | EEPROM Serial Clock                                                                                | Leave unconnected.                                                                                                                                                                                                                                                                                                                                                                                                    | The external interface is enabled when both the                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| SDA / SMBAT                     | 37   | EEPROM Serial Data.                                                                                | Leave unconnected.                                                                                                                                                                                                                                                                                                                                                                                                    | SCL/SMBCLK and SDA/SMBDAT terminals are<br>pulled up to 3.3 V at the deassertion of reset.<br>When used, EEPROM overwrites all the pin<br>configurations. If EEPROM/I2C is used, connect<br>a 2-kΩ pullup resistor to VDD33 and to SCL pin<br>of external EEPROM.                                                                                                                                                                                                                                  |  |  |  |
| Configuration and Miscellaneous | Pins | L.                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| SMBUSz / SS_SUSPEND             | 39   | I2C or SMBUS mode. Select<br>Pin/SuperSpeed USB<br>Suspend Status Indicator                        | Connect a 4.7-k $\Omega$ pullup resistor to VDD33 or<br>leave NC to use internal pullup resistor for I <sup>2</sup> C<br>mode.<br>Leaving SCL and SDA unconnected allows the<br>device to use default configuration.                                                                                                                                                                                                  | This setting is configured during the de-assertion<br>of reset. After reset is de-asserted this pin<br>indicatesSuperSpeed USB Suspend Status<br>(Output active when enabled via device<br>registers).<br>Do not tie pin directly to supply but instead pull<br>up or pull down using external resistor. Values<br>read from EERPROM override pin values seen<br>during reset.                                                                                                                     |  |  |  |
| PWRCTL_POL                      | 41   | Power control polarity.<br>Controls behavior of<br>PWRCTL pins.                                    | Connect a $4.7 \cdot k\Omega$ pull-down resistor to GND or<br>leave NC to use internal pullup resistor.<br>This indicates active high polarity for the<br>PWRCTL pins on the downstream ports.                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| GANGED / SMBA2 / HS_UP          | 42   | Ganged Operation Enable /<br>SMBus address bit 2 /<br>Upstream Port High-Speed<br>Status Indicator | Connect a 4.7-kΩ pulldown resistor to GND or<br>leave NC to use internal pulldown resistor<br>indicating individual power control supported<br>when power switching is enabled.<br>Do not tie directly to supply, but instead pull up<br>or pull down using external resistor or leave<br>NC.                                                                                                                         | This setting is configured during the de-assertion<br>of reset. After reset is de-asserted this pin<br>indicates high-speed USB connection status of<br>the upstream port (Output active when enabled<br>via device registers). Values read from<br>EERPROM override pin values seen during<br>reset.<br>If SMBUSz = 0, SMBUS slave address is '1000<br>10yz' in combination with the y equal to the<br>FullPVRMGMTz / SMBA1 pin and z equal to the<br>read/write bit, when GRSTz is deasserted.   |  |  |  |
| FullPWRMGMTz / SMBA1/<br>SS_UP  | 40   | Full Power Management<br>Enable / SMBus Address bit<br>1.                                          | Connect a 4.7-kΩ pulldown resistor to GND or<br>leave NC to use internal pulldown resistor<br>indicating power switching is supported by<br>downstream ports.<br>Do not tie directly to supply, but instead pull up<br>or pull down using external resistor.                                                                                                                                                          | This setting is configured during the de-assertion<br>of reset. After reset is de-asserted this pin<br>indicates SuperSpeed USB connection status of<br>the upstream port (Output active when enabled<br>via device registers). Values read from<br>EERPROM override pin values seen during<br>reset.<br>If SMBUSz = 0, SMBUS slave address is '1000<br>1x02' in combination with the x equal to the<br>GANGED / SMBA2 / HS_UP pin and z equal to<br>the read/write bit, when GRSTz is deasserted. |  |  |  |
| AUTOENZ / HS_SUSPEND            | 45   | Automatic Charge Mode<br>Enable / HS Suspend Status.                                               | Connect a 4.7-k $\Omega$ pulldown resistor to GND or<br>leave NC to use internal pulldown resistor<br>indicating Automatic Mode is enabled on ports<br>that are enabled for battery charging when the<br>hub is unconnected.<br>Do not tie directly to supply, but instead pull up<br>or pull down using external resistor.                                                                                           | For more information on Automatic Mode, see<br>the Battery Charging Features section in the<br><i>TUSB8044A four-port USB 3.2x1 Gen1 hub with</i><br><i>USB billboard data sheet.</i><br>This setting is configured during the de-assertion<br>of reset. After reset is de-asserted this pin<br>indicates the high speed suspend state of the<br>device (Output active when enabled via device<br>registers).                                                                                      |  |  |  |
| XI                              | 62   | Crystal Clock Input.                                                                               | Connect 24-MHz crystal input. When using a<br>crystal a 1-MΩ feedback resistor is required<br>between XI and XO.<br>This pin can also be driven by an external<br>oscillator.                                                                                                                                                                                                                                         | See the USB2.0 Billboard, One Time<br>Programmable (OTP) Configuration, and Clock                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| XO                              | 61   | Crystal Clock Output                                                                               | Connect 24-MHz crystal output. When using a crystal a 1-MΩ feedback resistor is required between XI and XO. If XI is driven by an external oscillator, this pin can be left unconnected.                                                                                                                                                                                                                              | port USB 32x1 Gen hub with USB billboard<br>data sheet for more information.                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| GRSTz                           | 50   | Device Active Low Reset.                                                                           | For passive reset, connect 1 uF capacitor.<br>VDD must be stable before VDD33.<br>For active reset, VDD33 must be stable before<br>the VDD11 supply and meet the 3 ms power-<br>up delay (see t <sub>a2</sub> spec from the Timing<br>Requirements section in the <i>TUSB8044A</i> four-<br>port USB 3.2x1 Gen1 hub with USB billboard<br>data sheet. Both power supplies must be<br>stable when GRSTzis de-asserted. | See the Timing Requirements and Crystal<br>Requirements sections in the <i>TUSB8044A four-</i><br><i>port USB 32x1 Gen1 hub with USB billboard</i><br><i>data sheet</i> for more information on reset.                                                                                                                                                                                                                                                                                             |  |  |  |
| TEST                            | 49   | TEST mode enable.                                                                                  | Connect a 4.7-k $\Omega$ pulldown resistor to GND.                                                                                                                                                                                                                                                                                                                                                                    | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| NC 60                           |      | No Connect.                                                                                        | Leave Floating.                                                                                                                                                                                                                                                                                                                                                                                                       | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| Upstream Facing Port            |      |                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| USB_SSTXP_UP                    | 55   | USB 3.1 Gen 1 (SuperSpeed)<br>transmitter differential pair<br>(positive).                         | Connect 0.1 uF AC coupling capacitor to USB<br>Host SSRXp/n or USB Connector SSTXp/n.                                                                                                                                                                                                                                                                                                                                 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| USB_SSTXM_UP                    | 56   | USB 3.1 Gen 1 (SuperSpeed)<br>transmitter differential pair<br>(negative)                          | Connect 0.1 uF AC coupling capacitor to USB<br>Host SSRXp/n or USB Connector SSTXp/n.                                                                                                                                                                                                                                                                                                                                 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |



www.ti.com

References

| USB_SSRXP_UP                                                                                                                                                              | 58             | USB 3.1 Gen 1 (SuperSpeed)<br>receiver differential pair<br>(positive)   | No AC coupling capacitor required, connect to<br>USB Host SSTXp/n or USB Connector<br>SSRXp/n.                                         | -                                                                                                                                                                                                                                                              |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| USB_SSRXM_UP                                                                                                                                                              | 59             | USB 3.1 Gen 1 (SuperSpeed)<br>receiver differential pair<br>(negative)   | No AC coupling capacitor required, connect to<br>USB Host SSTXp/n or USB Connector<br>SSRXp/n.                                         | -                                                                                                                                                                                                                                                              |  |  |
| USB_DP_UP                                                                                                                                                                 | 53             | Upstream Differential Pair for<br>USB 2.0 (High Speed)<br>Communication. | Connect DM0 and DP0 to USB host or<br>upstream facing USB Connector D- and D+,<br>respectively.                                        | -                                                                                                                                                                                                                                                              |  |  |
| USB_DM_UP                                                                                                                                                                 | 54             |                                                                          |                                                                                                                                        | -                                                                                                                                                                                                                                                              |  |  |
| USB_R1                                                                                                                                                                    | 64             | Precision resistor reference.                                            | Connect 9.53-k $\Omega$ ±1% resistor between USB_R1 and GND.                                                                           | See the TI USB hubs: adjusting USB_R1<br>application report for more information.                                                                                                                                                                              |  |  |
| USB_VBUS                                                                                                                                                                  | 48             | USB upstream port power monitor, Vbus Detection.                         | Connect resistor divider using a 90.9-k $\Omega \pm 1\%$ pullup resistor to Vbus and a 10-k $\Omega \pm 1\%$ pulldown resistor to GND. | Resistor divider values can change with Vbus to<br>keep voltage seen by USB_VBUS inside 0 V to<br>1.155 V range.<br>See the Recommended Operating Conditions<br>section in the <i>TUSB8044A</i> four-port USB 3.2x1<br>Gen1 hub with USB billboard data sheet. |  |  |
| Downstream Facing Port [4:1]                                                                                                                                              |                |                                                                          |                                                                                                                                        |                                                                                                                                                                                                                                                                |  |  |
| USB_SSTXP_DN[4:1]                                                                                                                                                         | 3, 11, 19, 26  | USB 3.1 Gen 1 (SuperSpeed)<br>transmitter differential pair.             | Connect 0.1 uF AC coupling capacitor to USB<br>Device / Hub SSRXp/n or USB Connector<br>SSTXp/n.                                       | If downstream port is unused, leave unconnected. No additional termination needed.                                                                                                                                                                             |  |  |
| USB_SSTXM_DN[4:1]                                                                                                                                                         | 4, 12, 20, 27  |                                                                          | Connect 0.1 uF AC coupling capacitor to USB<br>Device / Hub SSRXp/n or USB Connector<br>SSTXp/n.                                       | If downstream port is unused, leave<br>unconnected. No additional termination needed.                                                                                                                                                                          |  |  |
| USB_SSRXP_DN[4:1]                                                                                                                                                         | 6,14, 22, 29   | USB 3.1 Gen 1 (SuperSpeed)<br>receiver differential pair.                | No AC coupling capacitor, connect to USB<br>Device / Hub SSTXp/n or USB Connector<br>SSRXp/n.                                          | If downstream port is unused, leave<br>unconnected. No additional termination needed.                                                                                                                                                                          |  |  |
| USB_SSRXM_DN[4:1]                                                                                                                                                         | 7, 15, 230     |                                                                          | No AC coupling capacitor, connect to USB<br>Device / Hub SSTXp/n or USB Connector<br>SSRXp/n.                                          | If downstream port is unused, leave<br>unconnected. No additional termination needed.                                                                                                                                                                          |  |  |
| USB_DP_DN[4:1]                                                                                                                                                            | 1, 9, 17, 24   | USB 2.0 (High Speed)<br>Downstream Differential Pair                     | Connect DM[4:1] and DP[4:1] to D- and D+,<br>respectively, to downstream facing USB<br>connector.                                      | If downstream port is unused, leave unconnected. No additional termination needed.                                                                                                                                                                             |  |  |
| USB_DM_DN[4:1]                                                                                                                                                            | 2, 10, 18, 25  |                                                                          |                                                                                                                                        | If downstream port is unused, leave unconnected. No additional termination needed.                                                                                                                                                                             |  |  |
| OVRCUR[4:1]z                                                                                                                                                              | 44, 46, 47, 43 | Indicates overcurrent event<br>on downstream Port [4:1].                 | Connect to overcurrent indicator on power<br>switch for downstream port [4:1] to allow<br>overcurrent reporting to USB host.           | If downstream port is unused, pull pin high with 4.7-k $\Omega$ pull up resistor to VD33. Overcurrent reporting required for USB-IF Compliance.                                                                                                                |  |  |
| PWRCTL[4:1] /BATEN[4:1]                                                                                                                                                   | 33, 35, 36, 32 | Port 1 power control signals.                                            | Connect to power switch EN pin to allow USB host control of downstream port power and protection in overcurrent event.                 | If downstream port is unused, leave unconnected.                                                                                                                                                                                                               |  |  |
| Notes: Routing through ESD or common mode choke before receptacle is allowed and recommended. ESD protection should be placed as close as possible to the USB connectors. |                |                                                                          |                                                                                                                                        |                                                                                                                                                                                                                                                                |  |  |

Notes: Routing through ESD or common mode choke before receptacle is allowed and recommended. ESD protection should be placed as close as possible to the USB connectors. Common mode chokes should be placed between the USB hub and the ESD protection. Verify the pinout of the USB connectors. Verify pin-out of TUSB8044A matches the TUSB8044A four-port USB 3.2x1 Gen1 hub with USB billboard data sheet. Always refer to the TUSB8044A four-port USB 3.2x1 Gen1 hub with USB billboard data sheet for complete descriptions of each pin. For USB compliant applications overcurrent events on downstream ports must be reported to the USB host.

## 2 References

- Texas Instruments, TUSB8044A four-port USB 3.2x1 Gen1 hub with USB billboard data sheet
- Texas Instruments, TUSB8044AEVM user's guide
- Texas Instruments, TI USB hubs: adjusting USB\_R1 application report
- Texas Instruments, Transition from USB 3.1 hub to USB 3.2 hub application report

3

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated