SN65LVDT41-EP

正在供货

增强型产品 Memorystick™ 内部互联扩展器芯片组

产品详情

Function Transceiver Protocols LVDS Number of transmitters 4 Number of receivers 1 Supply voltage (V) 3.3 Signaling rate (MBits) 125 Input signal LVDS, LVTTL Output signal LVDS, LVTTL Rating HiRel Enhanced Product Operating temperature range (°C) -40 to 125
Function Transceiver Protocols LVDS Number of transmitters 4 Number of receivers 1 Supply voltage (V) 3.3 Signaling rate (MBits) 125 Input signal LVDS, LVTTL Output signal LVDS, LVTTL Rating HiRel Enhanced Product Operating temperature range (°C) -40 to 125
TSSOP (PW) 20 41.6 mm² 6.5 x 6.4
  • Controlled Baseline
    • One Assembly/Test Site, One Fabrication Site
  • Enhanced Diminishing Manufacturing Sources (DMS) Support
  • Enhanced Product-Change Notification
  • Qualification Pedigree
  • Integrated 110- Nominal Receiver Line Termination Resistor
  • Operate From a Single 3.3-V Supply
  • Greater Than 125-Mbps Data Rate
  • Flow-Through Pinout
  • LVTTL-Compatible Logic I/Os
  • ESD Protection on Bus Pins Exceeds 12 kV
  • Meet or Exceed Requirements of ANSI/TIA/EIA-644A Standard for LVDS
  • 20-Pin Thin Shrink Small-Outline Package (PW) With 26-Mil Terminal Pitch
  • APPLICATIONS
    • Memory Stick™ Interface Extensions With Long Interconnects Between Host and
      Memory Stick
    • Serial Peripheral Interface™ (SPI™) Interface Extension to Allow Long Interconnects
      Between Master and Slave
    • MultiMediaCard™ (MMC) Interface in SPI Mode
    • General-Purpose Asymmetric Bidirectional Communication

Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.
Serial Peripheral Interface, SPI are trademarks of Motorola.
MultiMediaCard is a trademark of MultiMediaCard Association.
Memory Stick is a trademark of Sony.

  • Controlled Baseline
    • One Assembly/Test Site, One Fabrication Site
  • Enhanced Diminishing Manufacturing Sources (DMS) Support
  • Enhanced Product-Change Notification
  • Qualification Pedigree
  • Integrated 110- Nominal Receiver Line Termination Resistor
  • Operate From a Single 3.3-V Supply
  • Greater Than 125-Mbps Data Rate
  • Flow-Through Pinout
  • LVTTL-Compatible Logic I/Os
  • ESD Protection on Bus Pins Exceeds 12 kV
  • Meet or Exceed Requirements of ANSI/TIA/EIA-644A Standard for LVDS
  • 20-Pin Thin Shrink Small-Outline Package (PW) With 26-Mil Terminal Pitch
  • APPLICATIONS
    • Memory Stick™ Interface Extensions With Long Interconnects Between Host and
      Memory Stick
    • Serial Peripheral Interface™ (SPI™) Interface Extension to Allow Long Interconnects
      Between Master and Slave
    • MultiMediaCard™ (MMC) Interface in SPI Mode
    • General-Purpose Asymmetric Bidirectional Communication

Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.
Serial Peripheral Interface, SPI are trademarks of Motorola.
MultiMediaCard is a trademark of MultiMediaCard Association.
Memory Stick is a trademark of Sony.

The SN65LVDT14 combines one LVDS line driver with four terminated LVDS line receivers in one package. It is designed to be used at the Memory Stick™ end of an LVDS-based Memory Stick interface extension.

The SN65LVDT41 combines four LVDS line drivers with a single terminated LVDS line receiver in one package. It is designed to be used at the host end of an LVDS-based Memory Stick interface extension.

The SN65LVDT14 combines one LVDS line driver with four terminated LVDS line receivers in one package. It is designed to be used at the Memory Stick™ end of an LVDS-based Memory Stick interface extension.

The SN65LVDT41 combines four LVDS line drivers with a single terminated LVDS line receiver in one package. It is designed to be used at the host end of an LVDS-based Memory Stick interface extension.

下载 观看带字幕的视频 视频

技术文档

star =有关此产品的 TI 精选热门文档
未找到结果。请清除搜索并重试。
查看全部 5
类型 标题 下载最新的英语版本 日期
* 数据表 SN65LVDT14-EP, SN65LVDT41-EP 数据表 2005年 6月 7日
* 辐射与可靠性报告 SN65LVDT41QPWREP Reliability Report 2015年 2月 6日
应用简报 LVDS to Improve EMC in Motor Drives 2018年 9月 27日
应用简报 How Far, How Fast Can You Operate LVDS Drivers and Receivers? 2018年 8月 3日
应用简报 How to Terminate LVDS Connections with DC and AC Coupling 2018年 5月 16日

设计和开发

如需其他信息或资源,请点击以下任一标题进入详情页面查看(如有)。

仿真模型

SN65LVDT41 IBIS Model

SLLC120.ZIP (7 KB) - IBIS Model
模拟工具

PSPICE-FOR-TI — 适用于 TI 设计和模拟工具的 PSpice®

PSpice® for TI 可提供帮助评估模拟电路功能的设计和仿真环境。此功能齐全的设计和仿真套件使用 Cadence® 的模拟分析引擎。PSpice for TI 可免费使用,包括业内超大的模型库之一,涵盖我们的模拟和电源产品系列以及精选的模拟行为模型。

借助 PSpice for TI 的设计和仿真环境及其内置的模型库,您可对复杂的混合信号设计进行仿真。创建完整的终端设备设计和原型解决方案,然后再进行布局和制造,可缩短产品上市时间并降低开发成本。

在 PSpice for TI 设计和仿真工具中,您可以搜索 TI (...)
模拟工具

TINA-TI — 基于 SPICE 的模拟仿真程序

TINA-TI 提供了 SPICE 所有的传统直流、瞬态和频域分析以及更多。TINA 具有广泛的后处理功能,允许您按照希望的方式设置结果的格式。虚拟仪器允许您选择输入波形、探针电路节点电压和波形。TINA 的原理图捕获非常直观 - 真正的“快速入门”。

TINA-TI 安装需要大约 500MB。直接安装,如果想卸载也很容易。我们相信您肯定会爱不释手。

TINA 是德州仪器 (TI) 专有的 DesignSoft 产品。该免费版本具有完整的功能,但不支持完整版 TINA 所提供的某些其他功能。

如需获取可用 TINA-TI 模型的完整列表,请参阅:SpiceRack - 完整列表 

需要 HSpice (...)

用户指南: PDF
英语版 (Rev.A): PDF
封装 引脚 下载
TSSOP (PW) 20 查看选项

订购和质量

包含信息:
  • RoHS
  • REACH
  • 器件标识
  • 引脚镀层/焊球材料
  • MSL 等级/回流焊峰值温度
  • MTBF/时基故障估算
  • 材料成分
  • 鉴定摘要
  • 持续可靠性监测
包含信息:
  • 制造厂地点
  • 封装厂地点

推荐产品可能包含与 TI 此产品相关的参数、评估模块或参考设计。

支持和培训

视频