











**TPS3890** 

SLVSD65A - MARCH 2016-REVISED MAY 2016

# **TPS3890**

# Low Quiescent Current, 1% Accurate Supervisor with Programmable Delay

#### **Features**

- Power-On-Reset (POR) Generator with Adjustable Delay Time: 40 µs to 30 s
- Very Low Quiescent Current: 2.1 µA (Typical)
- High Threshold Accuracy: 1% (max)
- **Precision Hysteresis**
- Fixed and Adjustable Threshold Voltages:
  - Fixed Thresholds for Standard Rails: 1.2 V to 3.3 V
  - Adjustable Down to 1.15 V
- Manual Reset (MR) Input
- Open-Drain RESET Output
- Temperature Range: -40°C to +125°C
- Package: 1.5-mm × 1.5-mm WSON

# **Applications**

- **DSPs** or Microcontrollers
- FPGAs, ASICs
- Notebooks, Desktop Computers
- Smartphones, Hand-Held Products
- Portable, Battery-Powered Products
- Solid-State Drives
- Set-Top Boxes
- Industrial Control Systems

## 3 Description

The TPS3890 is a precision voltage supervisor with low-quiescent current that monitors system voltages as low as 1.15 V, asserting an open-drain  $\overline{RESET}$ signal when the SENSE voltage drops below a preset threshold or when the manual reset (MR) pin drops to a logic low. The RESET output remains low for the user-adjustable delay time after the SENSE voltage and manual reset (MR) return above the respective thresholds. The TPS3890 family uses a precision reference to achieve 1% threshold accuracy. The reset delay time can be user-adjusted between 40 µs and 30 s by connecting the CT pin to an external capacitor. The TPS3890 has a very low quiescent current of 2.1 µA and is available in a small 1.5-mm x 1.5-mm package, making the device well-suited for battery-powered and space-constrained applications. The device is fully specified over a temperature range of -40°C to +125°C (T<sub>J</sub>).

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| TPS3890     | WSON (6) | 1.50 mm × 1.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Typical Application Circuit**



#### **VITN Accuracy vs Temperature**





# **Table of Contents**

| 1 F        | Features 1                           |    | 8.3 Feature Description                          | 11 |
|------------|--------------------------------------|----|--------------------------------------------------|----|
| 2 <i>A</i> | Applications 1                       |    | 8.4 Device Functional Modes                      | 14 |
|            | Description 1                        | 9  | Application and Implementation                   | 15 |
|            | Revision History2                    |    | 9.1 Application Information                      | 15 |
|            | Device Comparison Table3             |    | 9.2 Typical Application                          | 15 |
|            | Pin Configuration and Functions      | 10 | Power Supply Recommendations                     | 16 |
|            | Specifications4                      | 11 | Layout                                           | 17 |
|            | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Guidelines                           | 17 |
|            | 7.2 ESD Ratings 4                    |    | 11.2 Layout Example                              | 17 |
| -          | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support                 | 18 |
|            | 7.4 Thermal Information              |    | 12.1 Documentation Support                       | 18 |
| -          | 7.5 Electrical Characteristics       |    | 12.2 Community Resources                         | 18 |
| -          | 7.6 Timing Requirements 5            |    | 12.3 Trademarks                                  | 18 |
| -          | 7.7 Typical Characteristics 7        |    | 12.4 Electrostatic Discharge Caution             | 18 |
| 8 E        | Detailed Description 11              |    | 12.5 Glossary                                    | 18 |
|            | 3.1 Overview                         | 13 | Mechanical, Packaging, and Orderable Information | 10 |
| 8          | 3.2 Functional Block Diagram 11      |    | IIIOIIIauoii                                     | 10 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Original (March 2016) to Revision A | Page |
|----|-------------------------------------------------|------|
| •  | Released to production                          | 1    |



# 5 Device Comparison Table

| PART NUMBER | NOMINAL SUPPLY VOLTAGE | NEGATIVE THRESHOLD (V <sub>ITN</sub> ) | POSITIVE THRESHOLD (V <sub>ITP</sub> ) |
|-------------|------------------------|----------------------------------------|----------------------------------------|
| TPS389001   | Adjustable             | 1.15 V                                 | 1.157 V                                |
| TPS389012   | 1.2 V                  | 1.15 V                                 | 1.157 V                                |
| TPS389015   | 1.5 V                  | 1.44 V                                 | 1.449 V                                |
| TPS389018   | 1.8 V                  | 1.73 V                                 | 1.740 V                                |
| TPS389020   | 2.0 V                  | 1.90 V                                 | 1.911 V                                |
| TPS389025   | 2.5 V                  | 2.40 V                                 | 2.414 V                                |
| TPS389030   | 3.0 V                  | 2.89 V                                 | 2.907 V                                |
| TPS389033   | 3.3 V                  | 3.17 V                                 | 3.189 V                                |

# 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN |       | I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|-------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME  | 20  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5   | СТ    | l   | The <u>CT pin</u> offers a user-adjustable delay time. Connecting this pin to a ground-referenced capacitor sets the $\overline{\text{RESET}}$ delay time to deassert. $t_{\text{PD(r)}}$ (sec) = $C_{\text{CT}}$ (µF) x 1.07 + 25 µs (nom).                                                                                                                                                                                                                                        |
| 2   | GND   |     | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 3   | MR    | I   | Driving the manual reset pin (MR) low causes RESET to go low (assert).                                                                                                                                                                                                                                                                                                                                                                                                              |
| 6   | RESET | 0   | RESET is an open-drain output that is driven to a low-impedance state when either the $\overline{\text{MR}}$ pin is driven to a logic low or the monitored voltage on the SENSE pin is lower than the negative threshold voltage (V <sub>ITN</sub> ). RESET remains low (asserted) for the delay time period after both $\overline{\text{MR}}$ is set to a logic high and the SENSE input is above V <sub>ITP</sub> . A pullup resistor from 10 kΩ to 1 MΩ can be used on this pin. |
| 1   | SENSE | I   | This pin is connected to the voltage to be monitored. When the voltage on SENSE falls below the negative threshold voltage V <sub>ITN</sub> , RESET goes low (asserts). When the voltage on SENSE rises above the positive threshold voltage V <sub>ITP</sub> , RESET goes high (deasserts).                                                                                                                                                                                        |
| 4   | VDD   | I   | Supply voltage pin. Good analog design practice is to place a 0.1-µF ceramic capacitor close to this pin.                                                                                                                                                                                                                                                                                                                                                                           |



## 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating junction temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                                | MIN  | MAX | UNIT |
|-------------|------------------------------------------------|------|-----|------|
|             | VDD                                            | -0.3 | 7   |      |
|             | SENSE                                          | -0.3 | 7   |      |
| Voltage     | RESET                                          | -0.3 | 7   | V    |
|             | MR                                             | -0.3 | 7   |      |
|             | V <sub>CT</sub>                                | -0.3 | 7   |      |
| Current     | RESET                                          | -20  | 20  | mA   |
| Temperature | Operating junction temperature, T <sub>J</sub> | -40  | 125 | - °C |
|             | Storage temperature, T <sub>stg</sub>          | -65  | 150 | 10   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 7.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| \/                 | Floatroatatio dipohorgo | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±1000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±750  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    |                                             | MIN | NOM | MAX  | UNIT |
|--------------------|---------------------------------------------|-----|-----|------|------|
| $V_{DD}$           | Power-supply voltage                        | 1.5 |     | 5.5  | V    |
| V <sub>SENSE</sub> | SENSE voltage                               | 0   |     | 5.5  | V    |
| V <sub>RESET</sub> | RESET pin voltage                           | 0   |     | 5.5  | V    |
| I <sub>RESET</sub> | RESET pin current                           | -5  |     | 5    | mA   |
| C <sub>IN</sub>    | Input capacitor, VDD pin                    | 0   | 0.1 |      | μF   |
| C <sub>CT</sub>    | Reset timeout capacitor, CT pin             | 0   |     | 22   | μF   |
| R <sub>PU</sub>    | Pullup resistor, RESET pin                  | 1   |     | 1000 | kΩ   |
| TJ                 | Junction temperature (free-air temperature) | -40 | 25  | 125  | °C   |

#### 7.4 Thermal Information

|                       |                                              | TPS3890    |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DSE (WSON) | UNIT |
|                       |                                              | 6 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 321.3      | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 207.9      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 281.5      | °C/W |
| Ψлт                   | Junction-to-top characterization parameter   | 42.4       | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 284.8      | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 142.3      | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.



#### 7.5 Electrical Characteristics

over the operating junction temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C,  $1.5 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ , and  $\overline{\text{MR}} = \text{V}_{DD}$  (unless otherwise noted); typical values are at  $\text{V}_{DD} = 5.5 \text{ V}$  and  $\text{T}_{J} = 25^{\circ}$ C

|                                     | PARAMETER                              | TEST CONDITIONS                                                                                          | MIN                   | TYP    | MAX                    | UNIT |  |
|-------------------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------|--------|------------------------|------|--|
| $V_{DD}$                            | Input supply voltage                   |                                                                                                          | 1.5                   |        | 5.5                    | V    |  |
| V <sub>POR</sub>                    | Power-on reset voltage                 | $V_{OL(max)} = 0.2 \text{ V}, I_{RESET} = 15 \mu\text{A}$                                                |                       |        | 0.8                    | V    |  |
|                                     |                                        | $V_{DD} = 3.3 \text{ V}, I_{RESET} = 0 \text{ mA}, \\ -40^{\circ}\text{C} < T_{J} < 85^{\circ}\text{C}$  |                       | 2.09   | 3.72                   |      |  |
|                                     |                                        | $V_{DD} = 3.3 \text{ V}, I_{RESET} = 0 \text{ mA}, \\ -40^{\circ}\text{C} < T_{J} < 105^{\circ}\text{C}$ |                       |        | 4.5                    |      |  |
|                                     | Complex compact (into VDD min)         | V <sub>DD</sub> = 3.3 V, I <sub>RESET</sub> = 0 mA                                                       |                       |        | 5.8                    |      |  |
| I <sub>DD</sub>                     | Supply current (into VDD pin)          | $V_{DD} = 5.5 \text{ V}, I_{RESET} = 0 \text{ mA}, \\ -40^{\circ}\text{C} < T_{J} < 85^{\circ}\text{C}$  |                       | 2.29   | 4                      | μΑ   |  |
|                                     |                                        | V <sub>DD</sub> = 5.5 V, I <sub>RESET</sub> = 0 mA,<br>-40°C < T <sub>J</sub> < 105°C                    |                       |        | 5.2                    |      |  |
|                                     |                                        | V <sub>DD</sub> = 5.5 V, I <sub>RESET</sub> = 0 mA                                                       |                       |        | 6.5                    |      |  |
| V <sub>ITN</sub> , V <sub>ITP</sub> | SENSE input threshold voltage accuracy |                                                                                                          | -1%                   | ±0.5%  | 1%                     |      |  |
| V <sub>HYST</sub>                   | Hysteresis <sup>(1)</sup>              |                                                                                                          | 0.325%                | 0.575% | 0.825%                 |      |  |
|                                     |                                        | V <sub>SENSE</sub> = 5 V                                                                                 |                       |        | 8                      | μΑ   |  |
| I <sub>SENSE</sub>                  | Input current                          | V <sub>SENSE</sub> = 5 V, TPS389001,<br>TPS389012                                                        |                       | 10     | 100                    | nA   |  |
| I <sub>CT</sub>                     | CT pin charge current                  |                                                                                                          | 0.90                  | 1.15   | 1.35                   | μΑ   |  |
| V <sub>CT</sub>                     | CT pin comparator threshold voltage    |                                                                                                          | 1.17                  | 1.23   | 1.29                   | V    |  |
| R <sub>CT</sub>                     | CT pin pulldown resistance             | When RESET is deasserted                                                                                 |                       | 200    |                        | Ω    |  |
| V <sub>IL</sub>                     | Low-level input voltage (MR pin)       |                                                                                                          |                       |        | 0.25 × V <sub>DD</sub> | V    |  |
| V <sub>IH</sub>                     | High-level output voltage              |                                                                                                          | 0.7 x V <sub>DD</sub> |        |                        | V    |  |
|                                     |                                        | V <sub>DD</sub> ≥ 1.5 V, I <sub>RESET</sub> = 0.4 mA                                                     |                       |        | 0.25                   |      |  |
| $V_{OL}$                            | Low-level output voltage               | V <sub>DD</sub> ≥ 2.7 V, I <sub>RESET</sub> = 2 mA                                                       |                       |        | 0.25                   | V    |  |
|                                     |                                        | V <sub>DD</sub> ≥ 4.5 V, I <sub>RESET</sub> = 3 mA                                                       |                       |        | 0.3                    |      |  |
| I <sub>LKG(OD)</sub>                | Open-drain output leakage              | High impedance,<br>V <sub>SENSE</sub> = V <sub>RESET</sub> = 5.5 V                                       |                       |        | 250                    | nA   |  |

<sup>(1)</sup>  $V_{HYST} = [(V_{ITP} - V_{ITN}) / V_{ITN}] \times 100\%.$ 

# 7.6 Timing Requirements

over the operating junction temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C,  $1.5 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ ,  $\overline{\text{MR}} = \text{V}_{DD}$ , and 5% input overdrive<sup>(1)</sup> (unless otherwise noted); typical values are at  $\text{V}_{DD} = 5.5 \text{ V}$  and  $\text{T}_{J} = 25^{\circ}$ C

|                        |                                            |                                | MIN | NOM | MAX | UNIT |
|------------------------|--------------------------------------------|--------------------------------|-----|-----|-----|------|
|                        | SENSE (falling) to RESET propagation delay | $C_T$ = open, $V_{DD}$ = 3.3 V |     | 18  |     |      |
| t <sub>PD(f)</sub>     | SENSE (lailing) to RESET propagation delay | $C_T$ = open, $V_{DD}$ = 5.5 V |     | 8   |     | μs   |
| t <sub>PD(r)</sub>     | SENSE (rising) to RESET propagation delay  | $C_T$ = open, $V_{DD}$ = 3.3 V |     | 25  |     | μs   |
| t <sub>GI(SENSE)</sub> | SENSE pin glitch immunity                  | V <sub>DD</sub> = 5.5 V        |     | 9   |     | μs   |
| t <sub>GI(MR)</sub>    | MR pin glitch immunity                     | V <sub>DD</sub> = 5.5 V        |     | 100 |     | ns   |
| t <sub>MRW</sub>       | MR pin pulse duration to assert RESET      |                                | 1   |     |     | μs   |
| t <sub>d(MR)</sub>     | MR pin low to out delay                    |                                |     | 250 |     | ns   |
| t <sub>STRT</sub>      | Startup delay                              |                                |     | 325 |     | μs   |

<sup>(1)</sup> Overdrive =  $|(V_{IN} / V_{THRESH} - 1) \times 100\%|$ .





Figure 1. Timing Diagram

Submit Documentation Feedback

Copyright © 2016, Texas Instruments Incorporated



## 7.7 Typical Characteristics

over the operating junction temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C, 1.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, and  $\overline{\text{MR}}$  = V<sub>DD</sub> (unless otherwise noted)





## **Typical Characteristics (continued)**

over the operating junction temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C,  $1.5 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ , and  $\overline{\text{MR}} = \text{V}_{DD}$  (unless otherwise noted)



Submit Documentation Feedback

Copyright © 2016, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

over the operating junction temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C,  $1.5 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ , and  $\overline{\text{MR}} = \text{V}_{DD}$  (unless otherwise noted)



Product Folder Links: TPS3890

Copyright © 2016, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

over the operating junction temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C, 1.5 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, and  $\overline{\text{MR}}$  = V<sub>DD</sub> (unless otherwise noted)



Figure 22. Low-Level Output Voltage vs RESET Current

Submit Documentation Feedback



#### 8 Detailed Description

#### 8.1 Overview

The TPS3890 supervisory product family is <u>designed</u> to assert a  $\overline{RESET}$  signal when either the SENSE pin voltage drops below  $V_{ITN}$  or the manual reset (MR) is driven low. The RESET output remains asserted for a user-adjustable time after both the manual reset (MR) and SENSE voltages return above their respective thresholds.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 8.3 Feature Description

The combination of user-adjustable reset delay time with a broad range of threshold voltages allow these devices to be used in a wide array of applications. Fixed negative threshold voltages ( $V_{\rm ITN}$ ) can be factory set from 1.15 V to 3.17 V (see the *Device Comparison Table* for available options), and the adjustable device can be used to customize the threshold voltage for other application needs by using an external resistor divider. The CT pin allows the reset delay to be set between 25  $\mu$ s and 30 s with the use of an external capacitor.

#### 8.3.1 User-Configurable RESET Delay Time

The rising  $\overline{\text{RESET}}$  delay time  $(t_{PD(r)})$  can be configured by installing a capacitor connected to the CT pin. The TPS3890 uses a CT pin charging current  $(I_{CT})$  of 1.15  $\mu$ A to help counter the effect of capacitor and board-level leakage currents that can be substantial in certain applications. The rising  $\overline{\text{RESET}}$  delay time can be set to any value between 25  $\mu$ s (no  $C_{CT}$  installed) and 30 s  $(C_{CT} = 26 \mu F)$ .

The capacitor value needed for a given delay time can be calculated using Equation 1:

$$t_{PD(r)} \text{ (sec)} = C_{CT} \times V_{CT} \div I_{CT} + t_{PD(r)(nom)} \tag{1}$$

The slope of Equation 1 is determined by the time that the CT charging current ( $I_{CT}$ ) takes to charge the external capacitor up to the CT comparator threshold voltage ( $V_{CT}$ ). When RESET is asserted, the capacitor is discharged through the internal CT pulldown resistor ( $R_{CT}$ ). When the RESET conditions are cleared, the internal precision current source is enabled and begins to charge the external capacitor and when the voltage on this capacitor reaches 1.22 V, RESET is deasserted. Note that in order to minimize the difference between the calculated RESET delay time and the actual RESET delay time, use a low-leakage type capacitor (such as a ceramic capacitor) and minimize parasitic board capacitance around this pin.

#### **Feature Description (continued)**

#### 8.3.2 Manual Reset (MR) Input

The manual reset  $(\overline{MR})$  input allows a processor or other logic circuits to initiate a reset. A logic low on  $\overline{MR}$  causes  $\overline{RESET}$  to assert. After  $\overline{MR}$  returns to a logic high and  $\overline{SENSE}$  is above  $V_{ITP}$ ,  $\overline{RESET}$  is deasserted after the user-defined reset delay. If  $\overline{MR}$  is not controlled externally, then  $\overline{MR}$  must be connected to VDD. Note that if the logic signal driving  $\overline{MR}$  is not greater than or equal to  $V_{DD}$ , then some additional current flows into VDD and out of  $\overline{MR}$  and the difference is apparent when comparing Figure 8 and Figure 9.

Figure 23 shows how  $\overline{MR}$  can be used to monitor multiple system voltages when only a single CT capacitor is needed to set the  $\overline{RESET}$  delay time.



Figure 23. Using MR to Monitor Multiple System Voltages

#### 8.3.3 RESET Output

RESET remains high (deasserted) as long as SENSE is above the positive threshold ( $V_{ITP}$ ) and the ma<u>nual reset</u> signal (MR) is logic high. If SENSE falls below the negative threshold ( $V_{ITN}$ ) or if MR is driven low, then RESET is asserted, driving the RESET pin to a low impedance.

When  $\overline{\text{MR}}$  is again logic high and SENSE is above  $V_{\text{ITP}}$ , a delay circuit is enabled that holds  $\overline{\text{RESET}}$  low for a specified reset delay period ( $t_{\text{PD(r)}}$ ). When the reset delay has elapsed, the  $\overline{\text{RESET}}$  pin goes to a high-impedance state and uses a pullup resistor to hold  $\overline{\text{RESET}}$  high. Connect the pullup resistor to the proper voltage rail to enable the outputs to be connected to other devices at the correct interface voltage level.  $\overline{\text{RESET}}$  can be pulled up to any voltage up to 5.5 V, independent of the device supply voltage. To ensure proper voltage levels, give some consideration when choosing the pullup resistor values. The pullup resistor value is determined by  $V_{\text{OL}}$ , the output capacitive loading, and the output leakage current ( $I_{\text{LKG(OD)}}$ ).

#### 8.3.4 SENSE Input

The SENSE input can vary from ground to 5.5 V (7.0 V, absolute maximum), regardless of the device supply voltage used. The SENSE pin is used to monitor the critical voltage rail. If the voltage on this pin drops below  $V_{ITN}$ , then RESET is asserted. When the voltage on the SENSE pin exceeds the positive threshold voltage, RESET deasserts after the user-defined RESET delay time.

The internal comparator has built-in hysteresis to ensure well-defined RESET assertions and deassertions even when there are small changes on the voltage rail being monitored.

The TPS3890 device is relatively immune to short transients on the SENSE pin. Glitch immunity is dependent on threshold overdrive, as illustrated in Figure 19 for  $V_{\rm ITN}$  and Figure 18 for  $V_{\rm ITP}$ . Although not required in most cases, for noisy applications good analog design practice is to place a 1-nF to 10-nF bypass capacitor at the SENSE input to reduce sensitivity to transient voltages on the monitored signal.



#### **Feature Description (continued)**

The adjustable version (TPS389001) can be used to monitor any voltage rail down to 1.15 V using the circuit shown in Figure 24.



Copyright © 2016, Texas Instruments Incorporated

Figure 24. Using the TPS389001 to Monitor a User-Defined Threshold Voltage

The target threshold voltage for the monitored supply  $(V_{ITx(MON)})$  and the resistor divider values can be calculated by using Equation 2 and Equation 3, respectively:

$$V_{\text{ITx}(MON)} = V_{\text{ITx}} \times (1 + R_1 \div R_2)$$
 (2)

Equation 3 can be used to calculate either the negative threshold or the positive threshold by replacing  $V_{ITx}$  with either  $V_{ITN}$  or  $V_{ITP}$ , respectively.

$$R_{TOTAL} = R_1 + R_2 \tag{3}$$

Resistors with high values minimize current consumption; however, the input bias current of the device degrades accuracy if the current through the resistors is too low. Therefore, choosing an R<sub>TOTAL</sub> value so that the current through the resistor divider is at least 100 times larger than the SENSE input current is simplest. See application report *Optimizing Resistor Dividers at a Comparator Input* (SLVA450) for more details on sizing input resistors.

#### 8.3.4.1 Immunity to SENSE Pin Voltage Transients

The TPS3702 is immune to short voltage transient spikes on the input pins. Sensitivity to transients depends on both transient duration and overdrive (amplitude) of the transient. Overdrive is defined by how much VSENSE exceeds the specified threshold, and is important to know because the smaller the overdrive, the slower the response of the outputs (that is, undervoltage and overvoltage). Threshold overdrive is calculated as a percent of the threshold in question, as shown in Equation 4.

Overdrive = 
$$|V_{SENSE}/V_{ITx} - 1| \times 100\%$$
 (4)

Figure 17 to Figure 20 illustrate the glitch immunity that the TPS3890 has versus temperature with three different overdrive voltages. The propagation delay versus overdrive curves (Figure 13 to Figure 16) can be used to determine how sensitive the TPS3890 family of devices are across an even wider range of overdrive voltages.



#### 8.4 Device Functional Modes

Table 1 summarizes the various functional modes of the device.

#### **Table 1. Truth Table**

| V <sub>DD</sub>                        | MR | SENSE                                 | RESET     |
|----------------------------------------|----|---------------------------------------|-----------|
| V <sub>DD</sub> < V <sub>POR</sub>     | _  | _                                     | Undefined |
| $V_{POR} < V_{DD} < V_{DD(MIN)}^{(1)}$ | _  | _                                     | L         |
| $V_{DD} \ge V_{DD(MIN)}$               | L  | _                                     | L         |
| $V_{DD} \ge V_{DD(MIN)}$               | Н  | V <sub>SENSE</sub> < V <sub>ITN</sub> | L         |
| $V_{DD} \ge V_{DD(MIN)}$               | Н  | V <sub>SENSE</sub> > V <sub>ITP</sub> | Н         |

<sup>(1)</sup> When V<sub>DD</sub> falls below V<sub>DD(MIN)</sub>, undervoltage-lockout (UVLO) takes effect and RESET is held low until V<sub>DD</sub> falls below V<sub>POR</sub>.

#### 8.4.1 Normal Operation $(V_{DD} > V_{DD(min)})$

When  $V_{DD}$  is greater than  $V_{DD(min)}$ , the  $\overline{RESET}$  signal is determined by the voltage on the SENSE pin and the logic state of  $\overline{MR}$ .

- MR high: when the voltage on VDD is greater than 1.5 V, the RESET signal corresponds to the voltage on the SENSE pin relative to the threshold voltage.
- MR low: in this mode, RESET is held low regardless of the voltage on the SENSE pin.

# 8.4.2 Above Power-On-Reset But Less Than $V_{DD(min)}$ ( $V_{POR} < V_{DD} < V_{DD(min)}$ )

When the voltage on VDD is less than the  $V_{DD(min)}$  voltage, and greater than the power-on-reset voltage ( $V_{POR}$ ), the RESET signal is asserted regardless of the voltage on the SENSE pin.

## 8.4.3 Below Power-On-Reset $(V_{DD} < V_{POR})$

When the voltage on VDD is lower than  $V_{POR}$ , the device does not have enough voltage to internally pull the asserted output low and  $\overline{RESET}$  is undefined and must not be relied upon for proper device function.



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The following sections describe in detail how to properly use this device, depending on the requirements of the final application.

## 9.2 Typical Application

A typical application for the TPS389018 is shown in Figure 25. The TPS389018 can be used to monitor the 1.8-V VDD rail required by the TI Delfino<sup>TM</sup> microprocessor family. The open-drain RESET output of the TPS389018 is connected to the XRS input of the microprocessor. A reset event is initiated when the VDD voltage is less than  $V_{ITN}$  or when MR is driven low by an external source.



Figure 25. TPS3890 Monitoring the Supply Voltage for a Delfino Microprocessor

#### 9.2.1 Design Requirements

The TPS3890  $\overline{\text{RESET}}$  output can be used to drive the reset ( $\overline{\text{XRS}}$ ) input of a microprocessor. The  $\overline{\text{RESET}}$  pin of the TPS3890 is pulled high with a 1-M $\Omega$  resistor; the reset delay time is controlled by the CT capacitor and is set depending on the reset requirement times of the microprocessor. During power-up,  $\overline{\text{XRS}}$  must remain low for at least 1 ms after VDD reaches 1.5 V for the C2000<sup>TM</sup> Delfino family of microprocessors. For 100-MHz operation, the Delfino TMS320F2833x microcontroller uses a supply voltage of 1.8 V that must be monitored by the TPS3890.

#### 9.2.2 Detailed Design Procedure

The primary constraint for this application is choosing the correct device to monitor the supply voltage of the microprocessor. The TPS389018 has a negative threshold of 1.73 V and a positive threshold of 1.74 V, making the device suitable for monitoring a 1.8-V rail. The secondary constraint for this application is the reset delay time that must be at least 1 ms to allow the Delfino microprocessor enough time to startup up correctly. Because a minimum time is required, the worst-case scenario is a supervisor with a high CT charging current ( $I_{CT}$ ) and a low CT comparator threshold ( $V_{CT}$ ). For applications with ambient temperatures ranging from  $-40^{\circ}$ C to  $+125^{\circ}$ C,  $C_{CT}$  can be calculated using  $I_{CT(Max)}$ ,  $V_{CT(MIN)}$ , and solving for  $C_{CT}$  in Equation 1 such that the minimum capacitance required at the CT pin is 1.149 nF. If standard capacitors with  $\pm 20\%$  tolerances are used, then the CT capacitor must be 1.5 nF or larger to ensure that the 1-ms delay time is met.

A 0.1- $\mu$ F decoupling capacitor is connected to the VDD pin as a good analog design practice and a 1-M $\Omega$  resistor is used as the RESET pullup resistor to minimize the current consumption when RESET is asserted. The MR pin can be connected to an external signal if desired or connected to VDD if not used.

## **Typical Application (continued)**

#### 9.2.3 Application Curve



Figure 26. Startup Delay vs Temperature

# 10 Power Supply Recommendations

These devices are designed to operate from an input supply with a voltage range between 1.5 V and 5.5 V. An input supply capacitor is not required for this device; however, if the input supply is noisy, then good analog practice is to place a 0.1-µF capacitor between the VDD pin and the GND pin. This device has a 7-V absolute maximum rating on the VDD pin. If the voltage supply providing power to VDD is susceptible to any large voltage transient that can exceed 7 V, additional precautions must be taken.



#### 11 Layout

# 11.1 Layout Guidelines

Make sure that the connection to the VDD pin is low impedance. Good analog design practice is to place a 0.1- $\mu$ F ceramic capacitor near the VDD pin. If a capacitor is not connected to the CT pin, then minimize parasitic capacitance on this pin so the RESET delay time is not adversely affected.

#### 11.2 Layout Example

The layout example in shows how the TPS3890 is laid out on a printed circuit board (PCB) with a user-defined delay.



Vias used to connect pins for application-specific connections

Figure 27. Recommended Layout



## 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

The following related documents are available for download at www.ti.com:

- Optimizing Resistor Dividers at a Comparator Input, SLVA450
- Sensitivity Analysis for Power Supply Design, SLVA481
- Getting Started With TMS320C28x Digital Signal Controllers, SPRAAM0
- TPS3890EVM-775 Evaluation Module User Guide, SBVU030
- C2000 Delfino Family of Microprocessors
- TMS320F2833x microcontroller, SPRS439

#### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

Delfino, C2000, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | g Samples |
|------------------|--------|--------------|--------------------|---|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|-----------|
| TPS389001DSER    | ACTIVE | WSON         | DSE                | 6 | 3000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 2V                      | Samples   |
| TPS389001DSET    | ACTIVE | WSON         | DSE                | 6 | 250            | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 2V                      | Samples   |
| TPS389012DSER    | ACTIVE | WSON         | DSE                | 6 | 3000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 2W                      | Samples   |
| TPS389012DSET    | ACTIVE | WSON         | DSE                | 6 | 250            | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 2W                      | Samples   |
| TPS389015DSER    | ACTIVE | WSON         | DSE                | 6 | 3000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 2X                      | Samples   |
| TPS389015DSET    | ACTIVE | WSON         | DSE                | 6 | 250            | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 2X                      | Samples   |
| TPS389018DSER    | ACTIVE | WSON         | DSE                | 6 | 3000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 2Y                      | Samples   |
| TPS389018DSET    | ACTIVE | WSON         | DSE                | 6 | 250            | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 2Y                      | Samples   |
| TPS389020DSER    | ACTIVE | WSON         | DSE                | 6 | 3000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 2Y                      | Samples   |
| TPS389020DSET    | ACTIVE | WSON         | DSE                | 6 | 250            | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 2Y                      | Samples   |
| TPS389025DSER    | ACTIVE | WSON         | DSE                | 6 | 3000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 2Z                      | Samples   |
| TPS389025DSET    | ACTIVE | WSON         | DSE                | 6 | 250            | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 2Z                      | Samples   |
| TPS389030DSER    | ACTIVE | WSON         | DSE                | 6 | 3000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 3A                      | Samples   |
| TPS389030DSET    | ACTIVE | WSON         | DSE                | 6 | 250            | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 3A                      | Samples   |
| TPS389033DSER    | ACTIVE | WSON         | DSE                | 6 | 3000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 3B                      | Samples   |
| TPS389033DSET    | ACTIVE | WSON         | DSE                | 6 | 250            | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | 3B                      | Samples   |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.



## PACKAGE OPTION ADDENDUM

10-Dec-2020

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS3890:

Automotive: TPS3890-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

PACKAGE MATERIALS INFORMATION

www.ti.com 15-Feb-2018

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity AO

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS389001DSER | WSON            | DSE                | 6 | 3000 | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389001DSET | WSON            | DSE                | 6 | 250  | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389012DSER | WSON            | DSE                | 6 | 3000 | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389012DSET | WSON            | DSE                | 6 | 250  | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389015DSER | WSON            | DSE                | 6 | 3000 | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389015DSET | WSON            | DSE                | 6 | 250  | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389018DSER | WSON            | DSE                | 6 | 3000 | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389018DSET | WSON            | DSE                | 6 | 250  | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389020DSER | WSON            | DSE                | 6 | 3000 | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389020DSET | WSON            | DSE                | 6 | 250  | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389025DSER | WSON            | DSE                | 6 | 3000 | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389025DSET | WSON            | DSE                | 6 | 250  | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389030DSER | WSON            | DSE                | 6 | 3000 | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389030DSET | WSON            | DSE                | 6 | 250  | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389033DSER | WSON            | DSE                | 6 | 3000 | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |
| TPS389033DSET | WSON            | DSE                | 6 | 250  | 180.0                    | 8.4                      | 1.83       | 1.83       | 0.89       | 4.0        | 8.0       | Q2               |

www.ti.com 15-Feb-2018



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS389001DSER | WSON         | DSE             | 6    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS389001DSET | WSON         | DSE             | 6    | 250  | 183.0       | 183.0      | 20.0        |
| TPS389012DSER | WSON         | DSE             | 6    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS389012DSET | WSON         | DSE             | 6    | 250  | 183.0       | 183.0      | 20.0        |
| TPS389015DSER | WSON         | DSE             | 6    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS389015DSET | WSON         | DSE             | 6    | 250  | 183.0       | 183.0      | 20.0        |
| TPS389018DSER | WSON         | DSE             | 6    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS389018DSET | WSON         | DSE             | 6    | 250  | 183.0       | 183.0      | 20.0        |
| TPS389020DSER | WSON         | DSE             | 6    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS389020DSET | WSON         | DSE             | 6    | 250  | 183.0       | 183.0      | 20.0        |
| TPS389025DSER | WSON         | DSE             | 6    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS389025DSET | WSON         | DSE             | 6    | 250  | 183.0       | 183.0      | 20.0        |
| TPS389030DSER | WSON         | DSE             | 6    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS389030DSET | WSON         | DSE             | 6    | 250  | 183.0       | 183.0      | 20.0        |
| TPS389033DSER | WSON         | DSE             | 6    | 3000 | 183.0       | 183.0      | 20.0        |
| TPS389033DSET | WSON         | DSE             | 6    | 250  | 183.0       | 183.0      | 20.0        |



PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated