LMZ10500 ZHCS586H - OCTOBER 2011 - REVISED OCTOBER 2023 # 具有 5.5V 最大输入电压的 LMZ10500 650mA 微型模块 ### 1 特性 - 高达 650 mA 的输出电流 - 2.7V 至 5.5V 输入电压范围 - 0.6V 至 3.6V 输出电压范围 - 效率高达 95% - 集成电感 - 8 引脚 MicroSiP 封装 - -40°C 至 125°C 的结温范围 - 可调输出电压 - 2MHz 固定 PWM 开关频率 - 集成式补偿 - 软启动功能 - 电流限制保护 - 热关断保护 - 针对上电、断电和欠压条件的输入电压 UVLO - 仅采用 5 个外部元件 电阻分压器和 3 个陶瓷电 - 设计尺寸小 - 低输出电压纹波 - 方便的组件选择和简单的 PCB 板面布局 - 高效率帮助减少了系统产生的热量 - 使用 LMZ10500 并借助 WEBENCH® Power Designer 创建定制设计方案 V<sub>IN</sub> = 3.6V 时的典型效率 ### 2 应用 - 从 3.3V 和 5V 电源轨到负载点的转换 - 空间受限型应用 - 低输出噪声应用 ### 3 说明 LMZ10500 微型模块采用易用型直流/直流降压设计, 可在空间受限的应用中驱动高达 650mA 的负载。该器 件仅需使用一个输入电容、一个输出电容、一个小型 V<sub>CON</sub> 滤波电容和两个电阻即可实现基本运行。该微型 模块采用 8 引脚 μSiP 封装,配备集成电感器。还提供 基于内部电流限制的软启动功能、电流过载保护和热关 断功能。 ### 封装信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | |----------|-------------------|---------------------| | LMZ10500 | SIL ( µSiP , 8 ) | 3.00mm × 2.60mm | - 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 (1) - 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 (2) 辐射电磁干扰 (EMI) (CISPR22) V<sub>IN</sub> = 5V、V<sub>OUT</sub> = $1.8V_{\circ} I_{OUT} = 650 \text{mA}$ ### **Table of Contents** | 1 特性 | 1 | 7.4 Device Functional Modes | 11 | |--------------------------------------|---|-----------------------------------------|-----------------| | 2 应用 | | 8 Application and Implementation | 13 | | 3 说明 | | 8.1 Application Information | 13 | | 4 Revision History | | 8.2 Typical Application | 13 | | 5 Pin Configuration and Functions | | 8.3 Power Supply Recommendations | 19 | | 6 Specifications | | 8.4 Layout | 20 | | 6.1 Absolute Maximum Ratings | | 9 Device and Documentation Support | <mark>23</mark> | | 6.2 ESD Ratings | | 9.1 Device Support | | | 6.3 Recommended Operating Conditions | | 9.2 Documentation Support | 23 | | 6.4 Thermal Information | | 9.3 接收文档更新通知 | 23 | | 6.5 Electrical Characteristics | | 9.4 支持资源 | <mark>23</mark> | | 6.6 System Characteristics | | 9.5 Trademarks | | | 6.7 Typical Characteristics | | 9.6 静电放电警告 | 23 | | 7 Detailed Description | | 9.7 术语表 | | | 7.1 Overview | | 10 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram | 9 | Information | 24 | | 7.3 Feature Description | | | | | · | | | | | | | | | # **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | CI | hanges from Revision G (July 2018) to Revision H (October 2023) | Page | |----|-----------------------------------------------------------------------------------------------------|------| | • | 更新了整个文档中的表格、图和交叉参考的编号格式 | | | | Updated trademark information | | | CI | hanges from Revision F (February 2015) to Revision G (July 2018) | Page | | • | SEO 的编辑性重新命名 | | | | 添加了 Webench 链接 | | | | Move storage temperature spec to Abs Max table | | | | Changed "Handling" to "ESD" Ratings | | | | Added # 9.1 | | | | Changed SIL package drawing to SIL0008G | | | CI | hanges from Revision E (September 2014) to Revision F (February 2015) | Page | | • | Switched 图 8-4 and 图 8-5 | 14 | | CI | hanges from Revision D (January 2014) to Revision E (September 2014) | Page | | • | 添加了 <i>引脚配置和功能</i> 部分、 <i>ESD 等级</i> 表、特性描述 部分、器件功能模式、应用和实施 部 议 部分、布局 部分、器件和文档支持 部分以及机械、封装和可订购信息 部分 | | Product Folder Links: LMZ10500 Copyright © 2023 Texas Instruments Incorporated # **5 Pin Configuration and Functions** 图 5-1. SIL Package, 8-Pin µSIP 表 5-1. Pin Functions | | PIN | TYPE <sup>(1)</sup> | DESCRIPTION | |-----|------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | ITPE\' | DESCRIPTION | | 1 | EN | I | Enable input. Set this digital input higher than 1.2 V for normal operation. For shutdown, set low. Pin is internally pulled up to VIN and can be left floating for always-on operation. | | 2 | VCON | I | Output voltage control pin. Connect to analog voltage from resisitve divider or DAC/controller to set the VOUT voltage. $V_{OUT} = 2.5 \times V_{CON}$ . Connect a small (470 pF) capacitor from this pin to SGND to provide noise filtering. | | 3 | FB | I | Feedback of the error amplifier. Connect directly to output capacitor to sense V <sub>OUT</sub> . | | 4 | SGND | I | Ground for analog and control circuitry. Connect to PGND at a single point. | | 5 | VOUT | 0 | Output Voltage. Connected to one pin of the integrated inductor. Connect output filter capacitor between VOUT and PGND. | | 6 | PGND | I | Power ground for the power MOSFETs and gate-drive circuitry. | | 7 | VIN | I | Voltage supply input. Connect ceramic capacitor between VIN and PGND as close as possible to these two pins. Typical capacitor values are between 4.7 $\mu$ F and 22 $\mu$ F. | | 8 | VREF | 0 | 2.35 V voltage reference output. Typically connected to VCON pin through a resistive divider to set the output voltage. | | | PAD | I | The center pad underneath the SIL0008A package is internally tied to SGND. Connect this pad to the ground plane for improved thermal performance. | Product Folder Links: LMZ10500 提交文档反馈 ----- 3 <sup>(1)</sup> I = input, O = output ### **6 Specifications** ### **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) (2) | | MIN | MAX | UNIT | |--------------------------------------------|-----------------------------|-----|------| | VIN, VREF to SGND | - 0.2 | 6 | V | | PGND to SGND | -0.2 | 0.2 | V | | EN, FB, VCON | (SGND - 0.2) to (VIN + 0.2) | 6 | V | | VOUT | (PGND - 0.2) to (VIN + 0.2) | 6 | V | | Junction temperature (T <sub>J-MAX</sub> ) | - 40 | 125 | °C | | Maximum lead temperature | | 260 | °C | | Storage temperature, T <sub>stg</sub> | - 65 | 150 | °C | <sup>(1)</sup> Absolute Maximum Ratings are limits beyond which damage to the device may occur. #6.3 are conditions under which operation of the device is intended to be functional. For specified specifications and test conditions, see the #6.5. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | MIN | MAX | UNIT | |----------------------------------------|------|-----|------| | Input voltage | 2.7 | 5.5 | V | | Recommended load current | 0 | 650 | mA | | Junction temperature (T <sub>J</sub> ) | - 40 | 125 | °C | #### 6.4 Thermal Information | | | | LMZ10500 | | |------------------------|----------------------------------------------|------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | | SIL (µSIP) | UNIT | | | | | 8 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 45.8 | °C/W | | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 25 | °C/W | | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 9.2 | °C/W | | | ψ JT | Junction-to-top characterization parameter | 1.5 | °C/W | | | <sup>ф</sup> ЈВ | Junction-to-board characterization parameter | 9.1 | °C/W | | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | | 25 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: *LMZ10500*English Data Sheet: SNVS723 Copyright © 2023 Texas Instruments Incorporated <sup>(2)</sup> If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/ Distributors for availability and specifications. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.5 Electrical Characteristics** Minimum and maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at $T_J$ = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply: $V_{IN}$ = 3.6 V, $V_{EN}$ = 1.2 V, $T_J$ = 25°C(1) | | PARAMETER | TEST CONDITIONS | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT | |--------------------------|------------------------------------------------|---------------------------------------------------------------------------|--------------------|--------------------|--------------------|------| | SYSTEM PARA | METERS | | | | | | | V <sub>REF</sub> × GAIN | Reference voltage × VCON to FB Gain | $V_{IN} = V_{EN} = 5.5 \text{ V}, V_{CON} = 1.44 \text{ V}$ | 5.7575 | 5.875 | 5.9925 | V | | GAIN | VCON to FB Gain | V <sub>IN</sub> = 5.5 V, V <sub>CON</sub> = 1.44 V | 2.4375 | 2.5 | 2.575 | V/V | | VIN <sub>UVLO</sub> | VIN rising threshold | | 2.24 | 2.41 | 2.64 | V | | VIN <sub>UVLO HYST</sub> | VIN UVLO Hysteresis | | 120 | 165 | 200 | mV | | I <sub>SHDN</sub> | Shutdown supply current | $V_{IN} = 3.6 \text{ V}, V_{EN} = 0.5 \text{ V}^{(3)}$ | | 11 | 18 | μA | | Iq | DC bias current into VIN | V <sub>IN</sub> = 5.5 V, V <sub>CON</sub> = 1.6 V, I <sub>OUT</sub> = 0 A | | 6.5 | 9.5 | mA | | R <sub>DROPOUT</sub> | V <sub>IN</sub> to V <sub>OUT</sub> resistance | I <sub>OUT</sub> = 200 mA | | 305 | 575 | mΩ | | I <sub>LIM</sub> | DC Output Current Limit | VCON = 1.72 V <sup>(4)</sup> | 800 | 1000 | | mA | | Fosc | Internal oscillator frequency | | 1.75 | 2 | 2.25 | MHz | | V <sub>IH,ENABLE</sub> | Enable logic HIGH voltage | | 1.2 | | | V | | V <sub>IL,ENABLE</sub> | Enable logic LOW voltage | | | | 0.5 | V | | T <sub>SD</sub> | Thermal shutdown | Rising Threshold | | 150 | | °C | | T <sub>SD-HYST</sub> | Thermal shutdown hysteresis | | | 20 | | °C | | D <sub>MAX</sub> | Maximum duty cycle | | | 100% | | | | T <sub>ON-MIN</sub> | Minimum on-time | | | 50 | | ns | | | Package Thermal Resistance | 20-mm x 20-mm board<br>2 layers, 2 oz copper, 0.5W, no airlow | | 77 | | | | $^{ heta}$ JA | | 15 mm x 15 mm board<br>2 layers, 2 oz copper, 0.5W, no airlow | | 88 | | °C/W | | | | 10 mm x 10 mm board<br>2 layers, 2 oz copper, 0.5W, no airlow | | 107 | | | <sup>(1)</sup> Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are specified through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate the Average Outgoing Quality Level (AOQL). Product Folder Links: LMZ10500 提交文档反馈 5 <sup>(2)</sup> Typical numbers are at 25°C and represent the most likely parametric norm. <sup>(3)</sup> Shutdown current includes leakage current of the high side PFET. <sup>(4)</sup> Current limit is built-in, fixed, and not adjustable. ### **6.6 System Characteristics** The following specifications are specified by design providing the component values in $\boxtimes$ 8-1 are used ( $C_{IN} = C_{OUT} = 10 \, \mu F$ , 6.3 V, 0603, TDK C1608X5R0J106K). These parameters are not specified by production testing. Unless otherwise stated the following conditions apply: $T_A = 25^{\circ}C$ . | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |--------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------|-----|--------------| | ∆ V <sub>OUT</sub> /V <sub>OUT</sub> | Output Voltage Regulation<br>Over Line Voltage and Load<br>Current | $V_{OUT} = 0.6 \text{ V}$<br>$\Delta V_{IN} = 2.7 \text{ V to } 4.2 \text{ V}$<br>$\Delta I_{OUT} = 0 \text{ A to } 650 \text{ mA}$ | ±1.23% | | | | Δ V <sub>OUT</sub> /V <sub>OUT</sub> | Output Voltage Regulation<br>Over Line Voltage and Load<br>Current | $V_{OUT}$ = 1.5 V $\Delta V_{IN}$ = 2.7 V to 5.5 V $\Delta I_{OUT}$ = 0 A to 650 mA | ±0.56% | | | | Δ V <sub>OUT</sub> /V <sub>OUT</sub> | Output Voltage Regulation<br>Over Line Voltage and Load<br>Current | $V_{OUT} = 3.6 \text{ V}$<br>$\Delta V_{IN} = 4.0 \text{ V to } 5.5 \text{ V}$<br>$\Delta I_{OUT} = 0 \text{ A to } 650 \text{ mA}$ | ±0.24% | | | | VREF T <sub>RISE</sub> | Rise time of reference voltage | EN = Low to High, V <sub>IN</sub> = 4.2 V<br>V <sub>OUT</sub> = 2.7 V, I <sub>OUT</sub> = 650 mA | 10 | | μs | | η | Peak Efficiency | V <sub>IN</sub> = 5.0 V, V <sub>OUT</sub> = 3.3 V<br>I <sub>OUT</sub> = 200 mA | 95% | | | | | Full Load Efficiency | V <sub>IN</sub> = 5.0 V, V <sub>OUT</sub> = 3.6 V<br>I <sub>OUT</sub> = 650 mA | 93% | | | | V <sub>OUT</sub> Ripple | Output voltage ripple | V <sub>IN</sub> = 5.0 V, V <sub>OUT</sub> = 1.8 V<br>I <sub>OUT</sub> = 650 mA <sup>(1)</sup> | 8 | | mV pk-<br>pk | | Line Transient | Line transient response | VIN = 2.7 V to 5.5 V,<br>$T_R = T_F = 10 \mu s$ ,<br>VOUT = 1.8 V, $I_{OUT} = 650 \text{ mA}$ | 25 | | mV pk-<br>pk | | Load Transient | Load transient response | VIN = $5.0 \text{ V}$<br>$T_R = T_F = 40 \mu\text{s},$<br>$V_{OUT} = 1.8 \text{ V}$<br>$I_{OUT} = 65 \text{ mA to } 650 \text{ mA}$ | 25 | | mV pk-<br>pk | <sup>(1)</sup> Ripple voltage must be measured across C<sub>OUT</sub> on a well-designed PC board using the suggested capacitors. Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *LMZ10500* English Data Sheet: SNVS723 ### **6.7 Typical Characteristics** Unless otherwise specified the following conditions apply: $V_{IN}$ = 3.6 V, $T_A$ = 25°C ### **6.7 Typical Characteristics (continued)** Unless otherwise specified the following conditions apply: $V_{IN}$ = 3.6 V, $T_A$ = 25°C 图 6-7. Radiated EMI (CISPR22) Default Evaluation Board BOM 图 6-8. Conducted EMI Default Evaluation Board BOM With Additional 2.2µh 1µf LC Input Filter 图 6-9. Startup Product Folder Links: LMZ10500 提交文档反馈 Copyright © 2023 Texas Instruments Incorporated ### 7 Detailed Description ### 7.1 Overview The LMZ10500 nano module is an easy-to-use step-down DC/DC solution capable of driving up to 650 mA load in space-constrained applications. Only an input capacitor, an output capacitor, a small $V_{CON}$ filter capacitor, and two resistors are required for basic operation. The nano module comes in 8-pin LLP footprint package with an integrated inductor. The LMZ10500 operates in fixed 2-MHz PWM (Pulse Width Modulation) mode, and is designed to deliver power at maximum efficiency. The output voltage is typically set by using a resistive divider between the built-in reference voltage $V_{REF}$ and the control pin $V_{CON}$ . The $V_{CON}$ pin is the positive input to the error amplifier. The output voltage of the LMZ10500 can also be dynamically adjusted between 0.6 V and 3.6 V by driving the $V_{CON}$ pin externally. Internal current limit based soft-start function, current overload protection, and thermal shutdown are also provided. ### 7.2 Functional Block Diagram ### 7.3 Feature Description #### 7.3.1 Current Limit The LMZ10500 current limit feature protects the module during an overload condition. The circuit employs positive peak current limit in the PFET and negative peak current limit in the NFET switch. The positive peak current through the PFET is limited to 1.2 A (typical). When the current reaches this limit threshold the PFET switch is immediately turned off until the next switching cycle. This behavior continues on a cycle-by-cycle basis until the overload condition is removed from the output. The typical negative peak current limit through the NFET switch is -0.6A (typical). The ripple of the inductor current depends on the input and output voltages. This means that the DC level of the output current when the peak current limiting occurs will also vary over the line voltage and the output voltage level. Refer to the DC Output Current Limit plots in the #6.7 section for more information. #### 7.3.2 Start-up Behavior and Soft Start The LMZ10500 features a current limit based soft-start circuit to prevent large in-rush current and output overshoot as $V_{OUT}$ is ramping up. This is achieved by gradually increasing the PFET current limit threshold to Product Folder Links: LMZ10500 Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 9 the final operating value as the output voltage ramps during startup. The maximum allowed current in the inductor is stepped up in a staircase profile for a fixed number of switching periods in each step. Additionally, the switching frequency in the first step is set at 450 kHz and is then increased for each of the following steps until it reaches 2MHz at the final step of current limiting. This current limiting behavior is illustrated in $\boxed{8}$ 7-1 and allows for a smooth $V_{OUT}$ ramp up. 图 7-1. Start-Up Behavior of Current Limit Based Soft Start The soft start rate is also limited by the $V_{CON}$ ramp up rate. The $V_{CON}$ pin is discharged internally through a pull down device before startup occurs. This is done to deplete any residual charge on the $V_{CON}$ filter capacitor and allow the $V_{CON}$ voltage to ramp up from 0V when the part is started. The events that cause $V_{CON}$ discharge are thermal shutdown, UVLO, EN low, or output short circuit detection. The minimum recommended capacitance on $V_{CON}$ is 220 pF and the maximum is 1 nF. The duration of startup current limiting sequence takes approximately 75 $\mu$ s. After the sequence is completed, the feedback voltage is monitored for output short circuit events. #### 7.3.3 Output Short Circuit Protection In addition to cycle by cycle current limit, the LMZ10500 features a second level of short circuit protection. If the load pulls the output voltage down and the feedback voltage falls to 0.375 V, the output short circuit protection will engage. In this mode the internal PFET switch is turned OFF after the current limit comparator trips and the beginning of the next cycle is inhibited for approximately 230 $\mu$ s. This forces the inductor current to ramp down and limits excessive current draw from the input supply when the output of the regulator is shorted. The synchronous rectifier is always OFF in this mode. After 230 $\mu$ s of non-switching a new startup sequence is initiated. During this new startup sequence the current limit is gradually stepped up to the nominal value as illustrated in the # 7.3.2 section. After the startup sequence is completed again, the feedback voltage is monitored for output short circuit. If the short circuit is still persistent after the new startup sequence, switching will be stopped again and there will be another 230 $\mu$ s off period. A persistent output short condition results in a hiccup behavior where the LMZ10500 goes through the normal startup sequence, then detects the output short at the end of startup, terminates switching for 230 $\mu$ s, and repeats this cycle until the output short is released. This behavior is illustrated in $\mathbb{R}$ 7-2. 图 7-2. Hiccup Behavior With Persistent Output Short Circuit Product Folder Links: LMZ10500 Copyright © 2023 Texas Instruments Incorporated Because the output current is limited during normal startup by the softstart function, the current charging the output capacitor is also limited. This results in a smooth $V_{OUT}$ ramp up to nominal voltage. However, using excessively large output capacitance or $V_{CON}$ capacitance under normal conditions can prevent the output voltage from reaching 0.375 V at the end of the startup sequence. In such cases the module will maintain the described above hiccup mode and the output voltage will not ramp up to final value. To cause this condition, one can have to use unnecessarily large output capacitance for 650mA load applications. See the # 8.2.2.5 section for guidance on maximum capacitances for different output voltage settings. #### 7.3.4 Thermal Overload Protection The junction temperature of the LMZ10500 must not be allowed to exceed its maximum operating rating of 125°C. Thermal protection is implemented by an internal thermal shutdown circuit which activates at 150°C (typ). When this temperature is reached, the device enters a low power standby state. In this state switching remains off causing the output voltage to fall. Also, the $V_{CON}$ capacitor is discharged to SGND. When the junction temperature falls back below 130°C (typ) normal startup occurs and $V_{OUT}$ rises smoothly from 0 V. Applications requiring maximum output current can require derating at elevated ambient temperature. See # 6.7 for thermal derating plots for various output voltages. #### 7.4 Device Functional Modes ### 7.4.1 Circuit Operation The LMZ10500 is a synchronous Buck power module using a PFET for the high side switch and an NFET for the synchronous rectifier switch. The output voltage is regulated by modulating the PFET switch on-time. The circuit generates a duty-cycle modulated rectangular signal. The rectangular signal is averaged using a low pass filter formed by the integrated inductor and an output capacitor. The output voltage is equal to the average of the duty-cycle modulated rectangular signal. In PWM mode, the switching frequency is constant. The energy per cycle to the load is controlled by modulating the PFET on-time, which controls the peak inductor current. In current mode control architecture, the inductor current is compared with the slope compensated output of the error amplifier. At the rising edge of the clock, the PFET is turned ON, ramping up the inductor current with a slope of $(V_{IN} - V_{OUT})$ / L. The PFET is ON until the current signal equals the error signal. Then the PFET is turned OFF and NFET is turned ON, ramping down the inductor current with a slope of $V_{OUT}$ / L. At the next rising edge of the clock, the cycle repeats. An increase of load pulls the output voltage down, resulting in an increase of the error signal. As the error signal goes up, the peak inductor current is increased, elevating the average inductor current and responding to the heavier load. To specify stability, a slope compensation ramp is subtracted from the error signal and internal loop compensation is provided. #### 7.4.2 Input Undervoltage Detection The LMZ10500 implements an under voltage lock out (UVLO) circuit to specify proper operation during startup, shutdown and input supply brownout conditions. The circuit monitors the voltage at the $V_{IN}$ pin to specify that sufficient voltage is present to bias the regulator. If the under voltage threshold is not met, all functions of the controller are disabled and the controller remains in a low power standby state. #### 7.4.3 Shutdown Mode To shutdown the LMZ10500, pull the EN pin low (< 0.5 V). In the shutdown mode all internal circuits are turned OFF. #### 7.4.4 EN Pin Operation Copyright © 2023 Texas Instruments Incorporated The EN pin is internally pulled up to $V_{IN}$ through a 790 k $\Omega$ (typical) resistor. This allows the nano module to be enabled by default when the EN pin is left floating. In such cases $V_{IN}$ will set EN high when $V_{IN}$ reaches 1.2 V. As the input voltage continues to rise, operation will start after $V_{IN}$ exceeds the under-voltage lockout (UVLO) threshold. To set EN high externally, pull it up to 1.2 V or higher. Note that the voltage on EN must remain at less than VIN + 0.2 V due to absolute maximum ratings of the device. Product Folder Links: LMZ10500 English Data Sheet: SNVS723 ### 7.4.5 Internal Synchronous Rectification The LMZ10500 uses an internal NFET as a synchronous rectifier to minimize the switch voltage drop and increase efficiency. The NFET is designed to conduct through its intrinsic body diode during the built-in dead time between the PFET on-time and the NFET on-time. This eliminates the need for an external diode. The dead time between the PFET and NFET connection prevents shoot through current from $V_{\text{IN}}$ to PGND during the switching transitions. ### 7.4.6 High Duty Cycle Operation The LMZ10500 features a transition mode designed to extend the output regulation range to the minimum possible input voltage. As the input voltage decreases closer and closer to $V_{OUT}$ , the off-time of the PFET gets smaller and smaller and the duty cycle eventually must reach 100% to support the output voltage. The input voltage at which the duty cycle reaches 100% is the edge of regulation. When the LMZ10500 input voltage is lowered, such that the off-time of the PFET reduces to less than 35ns, the LMZ10500 doubles the switching period to extend the off-time for that $V_{IN}$ and maintain regulation. If $V_{IN}$ is lowered even more, the off-time of the PFET will reach the 35ns mark again. The LMZ10500 will then reduce the frequency again, achieving less than 100% duty cycle operation and maintaining regulation. As $V_{IN}$ is lowered even more, the LMZ10500 will continue to scale down the frequency, aiming to maintain at least 35ns off time. Eventually, as the input voltage decreases further, 100% duty cycle is reached. This behavior of extending the $V_{IN}$ regulation range is illustrated in $\boxtimes$ 7-3. 图 7-3. High Duty Cycle Operation and Switching Frequency Reduction Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SNVS723 ### 8 Application and Implementation ### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 8.1 Application Information This section describes a simple design procedure. Alternatively, WEBENCH® can be used to create and simulate a design using the LMZ10501. The WEBENCH® tool can be accessed from the LMZ10500 product folder at http://www.ti.com/product/lmz10500. For designs with typical output voltages (1.2 V, 1.8 V, 2.5 V, 3.3 V), jump to the #8.2.3 section for quick reference designs. ### 8.2 Typical Application 图 8-1. Typical Application Circuit #### 8.2.1 Design Requirements The detailed design procedure is based on the required input and output voltage specifications for the design. The input voltage range of the LMZ10500 is 2.7 V to 5.5 V. The output voltage range is 0.6 V to 3.6 V. The output current capability is 650 mA. ### 8.2.2 Detailed Design Procedure ### 8.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LMZ10500 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - · Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues #### 8.2.2.2 Setting the Output Voltage The LMZ10500 provides a fixed 2.35-V $V_{REF}$ voltage output. As shown in $\boxtimes$ 8-1 above, a resistive divider formed by $R_T$ and $R_B$ sets the $V_{CON}$ pin voltage level. The $V_{OUT}$ voltage tracks $V_{CON}$ and is governed by the following relationship: Copyright © 2023 Texas Instruments Incorporated 提交文档反馈 13 $$V_{OUT} = GAIN \times V_{CON}$$ (1) where GAIN is 2.5 V/V from V<sub>CON</sub> to V<sub>FB</sub>. This equation is valid for output voltages between 0.6 V and 3.6 V and corresponds to $V_{CON}$ voltage between 0.24 V and 1.44 V, respectively. ### 8.2.2.2.1 $R_T$ and $R_B$ Selection for Fixed $V_{OUT}$ The parameters affecting the output voltage setting are the $R_T$ , $R_B$ , and the product of the $V_{REF}$ voltage × GAIN. The $V_{REF}$ voltage is typically 2.35 V. Because $V_{CON}$ is derived from $V_{REF}$ through $R_T$ and $R_B$ , $$V_{CON} = V_{REF} \times R_B / (R_B + R_T)$$ (2) After substitution, $$V_{OUT} = V_{REF} \times GAIN \times R_B / (R_B + R_T)$$ (3) $$R_{T} = (GAIN \times V_{RFF} / V_{OLIT} - 1) \times R_{B}$$ (4) The ideal product of GAIN $\times$ V<sub>REF</sub> = 5.875 V. Choose R<sub>T</sub> to be between 80 k $\Omega$ and 300 k $\Omega$ . Then, R<sub>B</sub> can be calculated using 方程式 5. $$R_B = (V_{OUT} / (5.875V - V_{OUT})) \times R_T$$ (5) Note that the resistance of $R_T$ must be $\geq 80$ k $\Omega$ . This ensures that the $V_{REF}$ output current loading is not exceeded and the reference voltage is maintained. The current loading on $V_{REF}$ must not be greater than 30 $\mu$ A. #### 8.2.2.2.2 Output Voltage Accuracy Optimization Each nano module is optimized to achieve high $V_{OUT}$ accuracy. 方程式 1 shows that, by design, the output voltage is a function of the $V_{CON}$ voltage and the gain from $V_{CON}$ to $V_{FB}$ . The voltage at $V_{CON}$ is derived from $V_{REF}$ . Therefore, as shown in 方程式 3, the accuracy of the output voltage is a function of the $V_{REF} \times GAIN$ product as well as the tolerance of the $R_T$ and $R_B$ resistors. The typical $V_{REF} \times GAIN$ product by design is 5.875V. Each nano module's $V_{REF}$ voltage is trimmed so that this product is as close to the ideal 5.875V value as possible, achieving high $V_{OUT}$ accuracy. See #6.5 for the $V_{REF} \times GAIN$ product tolerance limits. #### 8.2.2.3 Dynamic Output Voltage Scaling The $V_{CON}$ pin on the LMZ10500 can be driven externally by a DAC to scale the output voltage dynamically. The output voltage $V_{OUT}$ = 2.5 V/V x $V_{CON}$ . When driving $V_{CON}$ with a source different than $V_{REF}$ place a 1.5 k $\Omega$ resistor in series with the $V_{CON}$ pin. Current limiting the external $V_{CON}$ helps to protect this pin and allows the $V_{CON}$ capacitor to be fully discharged to 0 V after fault conditions. ### 8.2.2.4 Integrated Inductor The LMZ10500 includes an inductor with over 1.2A DC current rating and soft saturation profile for up to 2 A. This inductor allows for low package height and provides an easy to use, compact solution with reduced EMI. #### 8.2.2.5 Input and Output Capacitor Selection The LMZ10500 is designed for use with low ESR multi-layer ceramic capacitors (MLCC) for its input and output filters. Using a 10- $\mu$ F 0603 or 0805 with 6.3-V or 10-V rating ceramic input capacitor typically provides sufficient V<sub>IN</sub> bypass. Use of multiple 4.7- $\mu$ F or 2.2- $\mu$ F capacitors can also be considered. Ceramic capacitors with X5R and X7R temperature characteristics are recommended for both input and output filters. These provide an optimal balance between small size, cost, reliability, and performance for space sensitive applications. Copyright © 2023 Texas Instruments Incorporated English Data Sheet: SNVS723 The DC voltage bias characteristics of the capacitors must be considered when selecting the DC voltage rating and case size of these components. The effective capacitance of an MLCC is typically reduced by the DC voltage bias applied across its terminals. For example, a typical 0805 case size X5R 6.3-V 10- $\mu$ F ceramic capacitor can only have 4.8 $\mu$ F left in it when a 5.0-V DC bias is applied. Similarly, a typical 0603 case size X5R 6.3-V 10- $\mu$ F ceramic capacitor can only have 2.4 $\mu$ F at the same 5.0-V DC. Smaller case size capacitors can have even larger percentage drop in value with DC bias. The optimum output capacitance value is application dependent. Too small output capacitance can lead to instability due to lower loop phase margin. On the other hand, if the output capacitor is too large, it can prevent the output voltage from reaching the 0.375V required voltage level at the end of the startup sequence. In such cases, the output short circuit protection can be engaged and the nano module will enter a hiccup mode as described in the # 7.3.3 section. # 8-1 sets the minimum output capacitance for stability and maximum output capacitance for proper startup for various output voltage settings. Note that the maximum $C_{OUT}$ value in # 8-1 assumes that the filter capacitance on $V_{CON}$ is the maximum recommended value of 1nF and the $R_T$ resistor value is less than 300kΩ. Lower $V_{CON}$ capacitance can extend the maximum $C_{OUT}$ range. There is no great performance benefit in using excessive $C_{OUT}$ values. 表 8-1. Output Capacitance Range | OUTPUT VOLTAGE | MINIMUM<br>C <sub>out</sub> | SUGGESTED<br>C <sub>OUT</sub> | MAXIMUM<br>C <sub>OUT</sub> | |----------------|-----------------------------|-------------------------------|-----------------------------| | 0.6 V | 4.7 µF | 10 μF | 33 μF | | 1 V | 3.3 µF | 10 μF | 33 μF | | 1.2V | 3.3 µF | 10 μF | 33 μF | | 1.8 V | 3.3 µF | 10 μF | 47 μF | | 2.5 V | 3.3 µF | 10 μF | 68 μF | | 3.3V | 3.3 µF | 10 μF | 68 μF | Use of multiple 4.7- $\mu$ F or 2.2- $\mu$ F output capacitors can be considered for reduced effective ESR and smaller output voltage ripple. In addition to the main output capacitor, small 0.1- $\mu$ F $_{-}$ 0.01- $\mu$ F parallel capacitors can be used to reduce high frequency noise. Product Folder Links: LMZ10500 提交文档反馈 15 English Data Sheet: SNVS723 ### 8.2.3 Application Curves ### $8.2.3.1 V_{OUT} = 1.2 V$ ### $8.2.3.2 V_{OUT} = 1.8 V$ ### $8.2.3.3 V_{OUT} = 2.5 V$ ### $8.2.3.4 V_{OUT} = 3.3 V$ ### 8.3 Power Supply Recommendations #### 8.3.1 Voltage Range The voltage of the input supply must not exceed the #6.1 and the #6.3 of the LMZ10500. #### 8.3.2 Current Capability The input supply must be able to supply the required input current to the LMZ10500 converter. The required input current depends on the application's minimum required input voltage ( $V_{IN-MIN}$ ), the required output power ( $V_{OUT} \times I_{OUT-MAX}$ ), and the converter efficiency ( $\eta$ ). Product Folder Links: LMZ10500 $I_{IN} = V_{OUT} \times I_{OUT-MAX} / (V_{IN-MIN} \times \eta)$ For example, for a design with 5-V minimum input voltage, 1.8-V output, and 0.5-A maximum load, considering 90% conversion efficiency, the required input current at steady state is 0.2 A. #### 8.3.3 Input Connection Long input connection cables can cause issues with the normal operation of any buck converter. #### 8.3.3.1 Voltage Drops Using long input wires to connect the supply to the input of any converter adds impedance in series with the input supply. This impedance can cause a voltage drop at the VIN pin of the converter when the output of the converter is loaded. If the input voltage is near the minimum operating voltage, this added voltage drop can cause the converter to drop out or reset. If long wires are used during testing, it is recommended to add some bulk (i.e. electrolytic) capacitance at the input of the converter. #### 8.3.3.2 Stability The added inductance of long input cables together with the ceramic (and low ESR) input capacitor can result in an under damped RLC network at the input of the Buck converter. This can cause oscillations on the input and instability. If long wires are used, it is recommended to add some electrolytic capacitance in parallel with the ceramic input capacitor. The electrolytic capacitor's ESR will improve the damping. Use an electrolytic capacitor with C<sub>ELECTROLYTIC</sub> ≥ 4 × C<sub>CERAMIC</sub> and ESR<sub>ELECTROLYTIC</sub> ≈ √ (L<sub>CABLE</sub> / C<sub>CERAMIC</sub>) For example, two cables (one for VIN and one for GND), each 1 meter (~3 ft) long with ~1 mm diameter (18AWG), placed 1 cm (~0.4 in) apart will form a rectangular loop resulting in about 1.2 $\mu$ H of inductance. The inductance in this example can be decreased to almost half if the input wires are twisted. Based on a 10- $\mu$ F ceramic input capacitor, the recommended parallel C<sub>ELECTROLYTIC</sub> is $\geq$ 40 $\mu$ F. Using a 47- $\mu$ F capacitor will be sufficient. The recommended ESR<sub>ELECTROLYTIC</sub> $\approx$ 0.35 $\Omega$ or larger, based on about 1.2 $\mu$ H of inductance and 10 $\mu$ F of ceramic input capacitance. See application note SNVA489 for more details on input filter design. ### 8.4 Layout #### 8.4.1 Layout Guidelines The board layout of any DC/DC switching converter is critical for the optimal performance of the design. Bad PCB layout design can disrupt the operation of an otherwise good schematic design. Even if the regulator still converts the voltage properly, the board layout can mean the difference between passing or failing EMI regulations. In a Buck converter, the most critical board layout path is between the input capacitor ground terminal and the synchronous rectifier ground. The loop formed by the input capacitor and the power FETs is a path for the high di/dt switching current during each switching period. This loop must always be kept as short as possible when laying out a board for any Buck converter. The LMZ10500 integrates the inductor and simplifies the DC/DC converter board layout. Refer to the example layout in 🛚 8-26. There are a few basic requirements to achieve a good LMZ10500 layout. - 1. Place the input capacitor $C_{IN}$ as close as possible to the $V_{IN}$ and PGND pins. $V_{IN}$ (pin 7) and PGND (pin 6) on the LMZ10500 are next to each other which makes the input capacitor placement simple. - 2. Place the $V_{CON}$ filter capacitor $C_{VC}$ and the $R_B$ $R_T$ resistive divider as close as possible to the $V_{CON}$ and SGND terminals. The $C_{VC}$ capacitor (not $R_B$ ) must be the component closer to the $V_{CON}$ pin, as shown in 8-26. This allows for better bypass of the control voltage set at $V_{CON}$ . - 3. Run the feedback trace (from $V_{\text{OUT}}$ to FB) away from noise sources. - 4. Connect SGND to a quiet GND plane. - 5. Provide enough PCB area for proper heatsinking. Refer to the # 6.5 table for example $\theta$ <sub>JA</sub> values for different board areas. Also, refer to AN-2020 for additional thermal design hints. Refer to the evaluation board user's guide *LMZ10501SIL* and *LMZ10500SIL SIMPLE SWITCHER® Nano Module Evaluation Board* for a complete board layout example. Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *LMZ10500* ### 8.4.2 Layout Example 图 8-26. Example Top Layer Board Layout #### 8.4.3 Package Considerations Use the following recommendations when using machine placement: - Use 1.06 mm (42 mil) or smaller nozzle size. The pickup area is the top of the inductor, which is 1.6 mm × 2 - · Soft tip pick and place nozzle is recommended. - Add 0.05 mm to the component thickness so that the device will be released 0.05 mm (2 mil) into the solder paste without putting pressure or splashing the solder paste. - Slow the pick arm when picking the part from the tape and reel carrier and when depositing the IC on the board. - If the machine releases the component by force, use minimum force or no more than 3 Newtons. #### For manual placement: - Use a vacuum pick up hand tool with soft tip head. - If vacuum pick up tool is not available, use non-metal tweezers and hold the part by sides. - · Use minimal force when picking and placing the module on the board. - Using hot air station provides better temperature control and better controlled air flow than a heat gun. - Go to the video section at www.ti.com/product/lmz10500 for a quick video on how to solder rework the LMZ10500. Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *LMZ10500* English Data Sheet: SNVS723 ### 9 Device and Documentation Support ### 9.1 Device Support ### 9.1.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the LMZ10500 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage $(V_{IN})$ , output voltage $(V_{OUT})$ , and output current $(I_{OUT})$ requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. ### 9.2 Documentation Support #### 9.2.1 Related Documentation - Texas Instruments, AN-2162 Simple Success With Conducted EMI From DC- DC Converters application report - Texas Instruments, LMZ10501SIL and LMZ10500SIL SIMPLE SWITCHER® Nano Module Evaluation Board user's guide #### 9.3 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击 订阅更新 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 9.4 支持资源 TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 9.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. WEBENCH® and SIMPLE SWITCHER® are registered trademarks of Texas Instruments. 所有商标均为其各自所有者的财产。 Copyright © 2023 Texas Instruments Incorporated ### 9.6 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 9.7 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 Product Folder Links: LMZ10500 ### 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *LMZ10500* SIL0008A ### **MECHANICAL DATA** ### MicroSiP - 1.5mm max height SYSTEM IN PACKAGE 1. DIMENSIONS ARE IN MILLIMETERS. DIMENSIONS IN PARENTHESIS ARE FOR REFERENCE ONLY. 2. THIS DRAWING IS SUBJECT TO CHANGE WITHOUT NOTICE. 3. NO JEDEC REFERENCE AS OF NOVEMBER 2012. 4. R-uSiP-N8. NOTES: Product Folder Links: LMZ10500 www.ti.com 25 ### **MECHANICAL DATA** ## SIL0008A ### MicroSiP - 1.5mm max height SYSTEM IN PACKAGE Copyright © 2023 Texas Instruments Incorporated ### **MECHANICAL DATA** # SIL0008A ### MicroSiP - 1.5mm max height SYSTEM IN PACKAGE 27 Product Folder Links: LMZ10500 English Data Sheet: SNVS723 **SIL0008G** ### **PACKAGE OUTLINE** ### uSiP - 1.5mm max height MICRO SYSTEM IN PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Pick and place nozzle Ø 1.3 mm or smaller recommended. Copyright © 2023 Texas Instruments Incorporated Product Folder Links: LMZ10500 ### **EXAMPLE BOARD LAYOUT** ### **SIL0008G** uSiP - 1.5mm max height MICRO SYSTEM IN PACKAGE NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). Product Folder Links: LMZ10500 ### **EXAMPLE STENCIL DESIGN** ### **SIL0008G** uSiP - 1.5mm max height MICRO SYSTEM IN PACKAGE NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 提交文档反馈 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: LMZ10500 www.ti.com 20-Sep-2023 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | LMZ10500SILR | ACTIVE | uSiP | SIL | 8 | 3000 | RoHS & Green | NIAU | Level-3-260C-168 HR | -40 to 125 | 500<br>0500 9821 DH | Samples | | LMZ10500SILT | ACTIVE | uSiP | SIL | 8 | 250 | RoHS & Green | NIAU | Level-3-260C-168 HR | -40 to 125 | 500<br>0500 9821 DH | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 20-Sep-2023 # **PACKAGE MATERIALS INFORMATION** www.ti.com 20-Sep-2023 ### TAPE AND REEL INFORMATION | _ | Tanana and a same and a same and a same and a same s | |----|----------------------------------------------------------------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | U | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMZ10500SILR | uSiP | SIL | 8 | 3000 | 330.0 | 12.4 | 2.85 | 3.25 | 1.7 | 4.0 | 12.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 20-Sep-2023 ### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------| | ı | LMZ10500SILR | uSiP | SIL | 8 | 3000 | 383.0 | 353.0 | 58.0 | ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司