ZHCSAH7C November 2012 – June 2017 UCC28710 , UCC28711 , UCC28712 , UCC28713
PRODUCTION DATA.
MIN | MAX | UNIT | |||
---|---|---|---|---|---|
VHV | Start-up pin voltage, HV | 700 | V | ||
VVDD | Bias supply voltage, VDD | 38 | V | ||
IDRV | Continuous gate current sink | 50 | mA | ||
IDRV | Continuous gate current source | Self-limiting | mA | ||
IVS | Peak current, VS | −1.2 | mA | ||
VDRV | Gate drive voltage at DRV | −0.5 | Self-limiting | V | |
Voltage | VS | −0.75 | 7 | V | |
CS, CBC, NTC | −0.5 | 5 | V | ||
TJ | Operating junction temperature | −55 | 150 | °C | |
Lead temperature 0.6 mm from case for 10 s | 260 | °C | |||
Tstg | Storage temperature | −65 | 150 | °C |
VALUE | UNIT | |||
---|---|---|---|---|
V(ESD) | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001(1) | ±2000 | V |
Charged-device model (CDM), per JEDEC specification JESD22-C101(2) | ±500 |
MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|
VDD | Bias supply operating voltage | 9 | 35 | V | |
CVDD | VDD bypass capacitor | 0.047 | 1 | µF | |
RCBC | Cable-compensation resistance | 10 | kΩ | ||
IVS | VS pin current | −1 | mA | ||
TJ | Operating junction temperature | −40 | 125 | °C |
THERMAL METRIC(1) | UCC2871x | UNIT | |
---|---|---|---|
D (SOIC) | |||
7 PINS | |||
RθJA | Junction-to-ambient thermal resistance | 141.5 | °C/W |
RθJC(top) | Junction-to-case (top) thermal resistance | 73.8 | °C/W |
RθJB | Junction-to-board thermal resistance | 89 | °C/W |
ψJT | Junction-to-top characterization parameter | 23.5 | °C/W |
ψJB | Junction-to-board characterization parameter | 88.2 | °C/W |
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|
HIGH-VOLTAGE START UP | |||||||
IHV | Start-up current out of VDD | VHV = 100 V, VVDD = 0 V, start state | 100 | 250 | 500 | µA | |
IHVLKG | Leakage current at HV | VHV = 400 V, run state | 0.1 | 1 | µA | ||
BIAS SUPPLY INPUT | |||||||
IRUN | Supply current, run | IDRV = 0, run state | 2 | 2.65 | mA | ||
IWAIT | Supply current, wait | IDRV = 0, wait state | 95 | 120 | µA | ||
ISTART | Supply current, start | IDRV = 0, VVDD = 18 V, start state, IHV = 0 | 18 | 30 | µA | ||
IFAULT | Supply current, fault | IDRV = 0, fault state | 95 | 125 | µA | ||
UNDERVOLTAGE LOCKOUT | |||||||
VVDD(on) | VDD turnon threshold | VVDD low to high | 19 | 21 | 23 | V | |
VVDD(off) | VDD turnoff threshold | VVDD high to low | 7.7 | 8.1 | 8.5 | V | |
VS INPUT | |||||||
VVSR | Regulating level | Measured at no-load condition, TJ = 25 °C(1) | 4.01 | 4.05 | 4.09 | V | |
VVSNC | Negative clamp level | IVS = –300 µA, volts below ground | 190 | 250 | 325 | mV | |
IVSB | Input bias current | VVS = 4 V | –0.25 | 0 | 0.25 | µA | |
CS INPUT | |||||||
VCST(max) | Maximum CS threshold voltage | VVS = 3.7 V | 738 | 780 | 810 | mV | |
VCST(min) | Minimum CS threshold voltage | VVS = 4.35 V | 175 | 195 | 215 | mV | |
KAM | AM control ratio | VCST(max) / VCST(min) | 3.6 | 4 | 4.4 | V/V | |
VCCR | Constant current regulating level | CC regulation constant | 318 | 330 | 343 | mV | |
KLC | Line compensation current ratio | IVSLS = –300 µA, IVSLS / current out of CS pin | 24 | 25 | 28.6 | A/A | |
TCSLEB | Leading-edge blanking time | DRV output duration, VCS = 1 V | 180 | 235 | 280 | ns | |
DRIVERS | |||||||
IDRS | DRV source current | VDRV = 8 V, VVDD = 9 V | 20 | 25 | mA | ||
RDRVLS | DRV low-side drive resistance | IDRV = 10 mA | 6 | 12 | Ω | ||
VDRCL | DRV clamp voltage | VVDD = 35 V | 14 | 16 | V | ||
RDRVSS | DRV pulldown in start state | 150 | 190 | 230 | kΩ | ||
TIMING | |||||||
fSW(max) | Maximum switching frequency | VVS = 3.7 V | 92 | 100 | 106 | kHz | |
fSW(min) | Minimum switching frequency | VVS = 4.35 V | UCC28710 UCC28711 UCC28712 UCC28713 |
600 | 680 | 755 | Hz |
tZTO | Zero-crossing timeout delay | 1.8 | 2.1 | 2.55 | µs | ||
PROTECTION | |||||||
VOVP | Overvoltage threshold | At VS input, TJ = 25 °C(1) | 4.55 | 4.6 | 4.71 | V | |
VOCP | Overcurrent threshold | At CS input | 1.4 | 1.5 | 1.6 | V | |
IVSL(run) | VS line-sense run current | Current out of VS pin increasing | 190 | 225 | 275 | µA | |
IVSL(stop) | VS line-sense stop current | Current out of VS pin decreasing | 70 | 80 | 100 | µA | |
KVSL | VS line sense ratio | IVSL(run) / IVSL(stop) | 2.45 | 2.8 | 3.05 | A/A | |
TJ(stop) | Thermal shut-down temperature | Internal junction temperature | 165 | °C | |||
CABLE COMPENSATION | |||||||
VCBC(max) | Cable compensation maximum voltage | Voltage at CBC at full load | UCC28710 | 2.9 | 3.2 | 3.5 | V |
VCVS(min) | Compensation at VS | VCBC = open, change in VS regulating level at full load | UCC28710 | –55 | –15 | 25 | mV |
VCVS(max) | Maximum compensation at VS | VCBC = 0 V, change in VS regulating level at full load | UCC28710 | 275 | 320 | 375 | mV |
VCVS | Compensation at VS | Change in VS regulating level at full load | UCC28711 | –55 | –15 | 25 | mV |
UCC28712 | 103 | ||||||
UCC28713 | 206 | ||||||
NTC INPUT | |||||||
VNTCTH | NTC shut-down threshold | Fault UVLO cycle when below this threshold | UCC28711 UCC28712 UCC28713 |
0.9 | 0.95 | 1 | V |
INTC | NTC pullup current | Current out of pin | UCC28711 UCC28712 UCC28713 |
90 | 105 | 125 | µA |
VDRV = 8 V | VVDD = 9 V |