ZHCSJB5B September 2019 – December 2019 DRV8904-Q1 , DRV8906-Q1 , DRV8908-Q1 , DRV8910-Q1 , DRV8912-Q1
UNLESS OTHERWISE NOTED, this document contains PRODUCTION DATA.
The IC status (IC_STAT) register is shown in Figure 68 and described in Table 20.
Register access type: Read only
7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
Reserved | OTSD | OTW | OLD | OCP | UVLO | OVP | NPOR |
R-0b | R-0b | R-0b | R-0b | R-0b | R-0b | R-0b | R-0b |
Bit | Field | Type | Default | Description |
---|---|---|---|---|
7 | Reserved | R | 0b |
Reserved |
6 | OTSD | R | 0b |
0b = No overtemperature shutdown is detected 1b = Overcurrent condition is detected |
5 | OTW | R | 0b |
0b = No overtemperature warning is detected 1b = Overcurrent condition is detected |
4 | OLD | R | 0b |
0b = No open-load condition is detected 1b = Open-load condition is detected |
3 | OCP | R | 0b |
0b = No overcurrent condition is detected 1b = Overcurrent condition is detected |
2 | UVLO | R | 0b |
0b = No undervoltage lock-out condition is detected 1b = Under-voltage lock-out condition condition is detected |
1 | OVP | R | 0b |
0b = No overvoltage condition is detected 1b = Overvoltage condition is detected |
0 | NPOR | R | 0b |
0b = Power-on-reset condition is detected 1b = No power-on-reset condition is detected |