ZHCSIF9F March   2016  – May 2019 DLP5530-Q1

PRODUCTION DATA.  

  1. 特性
  2. 应用
  3. 说明
    1.     Device Images
      1.      DLP5530-Q1 DLP芯片组系统方框图
  4. 修订历史记录
  5. Pin Configuration and Functions
    1.     Pin Functions – Connector Pins
    2.     Pin Functions – Test Pads
  6. Specifications
    1. 6.1  Absolute Maximum Ratings
    2. 6.2  Storage Conditions
    3. 6.3  ESD Ratings
    4. 6.4  Recommended Operating Conditions
    5. 6.5  Thermal Information
    6. 6.6  Electrical Characteristics
    7. 6.7  Timing Requirements
    8. 6.8  Switching Characteristics
    9. 6.9  System Mounting Interface Loads
    10. 6.10 Physical Characteristics of the Micromirror Array
    11. 6.11 Micromirror Array Optical Characteristics
    12. 6.12 Window Characteristics
    13. 6.13 Chipset Component Usage Specification
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1 Sub-LVDS Data Interface
      2. 7.3.2 Low Speed Interface for Control
      3. 7.3.3 DMD Voltage Supplies
      4. 7.3.4 Asynchronous Reset
      5. 7.3.5 Temperature Sensing Diode
        1. 7.3.5.1 Temperature Sense Diode Theory
    4. 7.4 System Optical Considerations
      1. 7.4.1 Numerical Aperture and Stray Light Control
      2. 7.4.2 Pupil Match
      3. 7.4.3 Illumination Overfill
    5. 7.5 DMD Image Performance Specification
    6. 7.6 Micromirror Array Temperature Calculation
    7. 7.7 Micromirror Landed-On/Landed-Off Duty Cycle
      1. 7.7.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Application Overview
      2. 8.2.2 Reference Design
      3. 8.2.3 Application Mission Profile Consideration
  9. Power Supply Recommendations
    1. 9.1 Power Supply Power-Up Procedure
    2. 9.2 Power Supply Power-Down Procedure
    3. 9.3 Power Supply Sequencing Requirements
  10. 10Layout
    1. 10.1 Layout Guidelines
  11. 11器件和文档支持
    1. 11.1 器件支持
      1. 11.1.1 器件命名规则
      2. 11.1.2 器件标记
    2. 11.2 相关链接
    3. 11.3 社区资源
    4. 11.4 商标
    5. 11.5 静电放电警告
    6. 11.6 DMD 处理
    7. 11.7 Glossary
  12. 12机械、封装和可订购信息

封装选项

请参考 PDF 数据表获取器件具体的封装图。

机械数据 (封装 | 引脚)
  • FYK|149
散热焊盘机械数据 (封装 | 引脚)
订购信息

Timing Requirements

Device electrical characteristics are over Recommended Operating Conditions unless otherwise noted.
MIN NOM MAX UNIT
LPSDR
tr Rise slew rate(1) (20% to 80%) × VDD, see Figure 2 0.25 V/ns
tƒ Fall slew rate(1) (80% to 20%) × VDD, see Figure 2 0.25 V/ns
tW(H) Pulse duration LS_CLK high 50% to 50% reference points, see Figure 4 0.75 ns
tW(L) Pulse duration LS_CLK low 50% to 50% reference points, see Figure 4 0.75 ns
tsu Setup time LS_WDATA valid before LS_CLK ↑ or LS_CLK ↓,
see Figure 4
1.5 ns
th Hold time LS_WDATA valid after LS_CLK ↑ or LS_CLK ↓,
see Figure 4
1.5 ns
SubLVDS
tr Rise slew rate 20% to 80% reference points, see Figure 3 0.7 1 V/ns
tƒ Fall slew rate 80% to 20% reference points, see Figure 3 0.7 1 V/ns
tc Cycle time DCLK See Figure 4 1.61 1.67 ns
tW(H) Pulse duration DCLK high 50% to 50% reference points, see Figure 4 0.75 ns
tW(L) Pulse duration DCLK low 50% to 50% reference points, see Figure 4 0.75 ns
tWINDOW Window time Setup time + Hold time, see Figure 4, Figure 5 0.3 ns
tLVDS-ENABLE+REFGEN Power-up receiver(2) 2000 ns
Specification is for DMD_DEN_ARSTZ pin. Refer to LPSDR input rise and fall slew rate in Figure 2.
Specification is for SubLVDS receiver time only and does not take into account commanding and latency after commanding.
DLP5530-Q1 lpsdr_rise_fall_slew.gifFigure 2. LPSDR Input Rise and Fall Slew Rate
DLP5530-Q1 sublvds_rise_fall_slew.gifFigure 3. SubLVDS Input Rise and Fall Slew Rate
DLP5530-Q1 sublvds_switching_parameters.gifFigure 4. SubLVDS Switching Parameters
DLP5530-Q1 sublvds_high_speed_training_window.gifFigure 5. High-Speed Training Scan Window
DLP5530-Q1 sublvds_voltage_parameters.gifFigure 6. SubLVDS Voltage Parameters
DLP5530-Q1 sublvds_waveform_parameters.gifFigure 7. SubLVDS Waveform Parameters
DLP5530-Q1 sublvds_equivalent_input_circuit.gifFigure 8. SubLVDS Equivalent Input Circuit
DLP5530-Q1 lpsdr_input_hysteresis.gifFigure 9. LPSDR Input Hysteresis