8.5.44 EVENT_COUNT_CH5 Register (Address = 0x36) [reset = 0x0]
EVENT_COUNT_CH5 is shown in Figure 63 and described in Table 54.
Return to the Summary Table.
Figure 63. EVENT_COUNT_CH5 Register
7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
LOW_THRESHOLD_CH5_LSB[3:0] |
EVENT_COUNT_CH5[3:0] |
R/W-0b |
R/W-0b |
|
Table 54. EVENT_COUNT_CH5 Register Field Descriptions
Bit |
Field |
Type |
Reset |
Description |
7-4 |
LOW_THRESHOLD_CH5_LSB[3:0] |
R/W |
0b |
Lower 4-bits of low threshold for analog input. These bits are compared with bits 3:0 of ADC conversion result. |
3-0 |
EVENT_COUNT_CH5[3:0] |
R/W |
0b |
Configuration for checking 'n+1' consecutive samples exceeding either high or low threshold before setting alert flag. |