ZHCSE76E December 2011 – December 2022 ADS1113-Q1 , ADS1114-Q1 , ADS1115-Q1
PRODUCTION DATA
FAST MODE | HIGH-SPEED MODE | UNIT | ||||
---|---|---|---|---|---|---|
MIN | MAX | MIN | MAX | |||
fSCL | SCL clock frequency | 0.01 | 0.4 | 0.01 | 3.4 | MHz |
tBUF | Bus free time between START and STOP condition | 600 | 160 | ns | ||
tHDSTA | Hold time
after repeated START condition. After this period, the first clock is generated. |
600 | 160 | ns | ||
tSUSTA | Setup time for a repeated START condition | 600 | 160 | ns | ||
tSUSTO | Setup time for STOP condition | 600 | 160 | ns | ||
tHDDAT | Data hold time | 0 | 0 | ns | ||
tSUDAT | Data setup time | 100 | 10 | ns | ||
tLOW | Low period of the SCL clock pin | 1300 | 160 | ns | ||
tHIGH | High period for the SCL clock pin | 600 | 60 | ns | ||
tF | Rise time for both SDA and SCL signals(1) | 300 | 160 | ns | ||
tR | Fall time for both SDA and SCL signals(1) | 300 | 160 | ns |