# TI 设计: TIDA-01473

# 采用 TI DLP<sup>®</sup>技术且适用于低成本处理器的低功耗 nHD 显示参考设计

# TEXAS INSTRUMENTS

#### 说明

此显示参考设计专为消费类产品、可穿戴设备、工业、 医疗和物联网 (IoT) 市场中的各种超便携显示 应用 而创 建。此设计包括 DLP2000 芯片组,该芯片组由 DLP2000 0.2 nHD DMD、DLPC2607 显示控制器和 DLPA1000 PMIC 和 LED 驱动器组成。此参考设计外形 小巧,可与生产就绪型光学引擎以及支持 8/16/24 位 RGB 并行视频接口的低成本应用处理器配合使用。

#### 资源

TIDA-01473 DLPC2607 DLPA1000 DLP2000 (DMD) 设计文件夹 产品文件夹 产品文件夹 产品文件夹



#### 特性

- 帮助开发人员将 DLP 技术集成到其显示应用的 实惠 之选
- I<sup>2</sup>C 和 8/16/24 位并行 RGB 视频接口,几乎可支持 任何低成本主机处理器
- 经济实惠的紧凑型 PCB 布局,支持 nHD (DLP2000) 光学引擎
- 用于 DLPDLCR2000EVM 布局
- 5V 输入以及高达 1A 的 LED 电流驱动
- 采用已有的生态系统,可帮助您缩短设计周期

#### 应用

- 工业
  - 楼宇自动化
  - 电器
  - 显示
  - EPOS
- 个人电子产品
  - 手机
  - PC 和笔记本电脑
  - 便携式电子产品(主要的 EE)
  - 平板电脑
- 物联网





#### System Description

A

该 TI 参考设计末尾的重要声明表述了授权使用、知识产权问题和其他重要的免责声明和信息。

# 1 System Description

The 0.2 nHD DLP chipset is a low-cost platform enabling the use of DLP technology with embedded host processors such as the BeagleBone Black. This chipset enables one to quickly implement display capability in embedded Smart Home and Internet of Things (IoT) settings.

# 1.1 Applications for Smart Home and IoT

*Smart home* is a broad category of products and services that bring automation and interconnectivity to a variety of devices in the home, such as lighting, thermostats, appliances, and entertainment devices.

Bringing smart displays based on DLP Pico<sup>™</sup> technology into the home can offer many benefits such as interactive, adaptive, and reconfigurable interfaces that can replace buttons, tablets, LCD panels, and mechanical knobs in virtually every room of the house. DLP technology-based smart displays offer advantages in brightness, resolution, small form factor, low power consumption, throw ratio, and interactivity.

Find more about smart home displays using DLP technology in the white paper *TI DLP Pico technology for smart home applications* (DLPC101).

| DLP FEATURE                                    | DESIGN BENEFIT                                                                                                                                                                                                                                               |
|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Displays of any shape on virtually any surface | Smart displays using DLP chips can project directly onto existing surfaces in the home, delivering convenient information just about anywhere.                                                                                                               |
| On-demand display                              | Smart home projection can instantly provide a display without the intrusion of a permanent display panel. In addition, DLP Pico technology enables small optical module designs that can be tucked out of sight or be integrated into existing home devices. |
| High optical efficiency                        | Digital micromirror devices (DMDs) incorporate highly reflective and polarization agnostic aluminum micromirrors, which enable bright, power-efficient, compact smart home display systems.                                                                  |
| High resolution                                | DLP Pico DMDs enable high-resolution projected images—up to Full HD 1080p resolution.                                                                                                                                                                        |
| Solid-state illumination compatible            | DLP chips are compatible with solid-state illumination, such as LEDs and lasers, which further enables compact sizes and long illumination lifetimes.                                                                                                        |

#### ${\bf \bar{x}}$ 1. DLP Features and Design Benefits for Smart Home Applications

# 1.2 Applications in Wearable Displays

Wearable displays are devices that are worn as a helmet, headset, or glasses by the user and create an image in the user's field of view. The display can either be see-through (augmented reality) or opaque (immersive or virtual reality).

The DLP Pico chip is a reflective microdisplay technology used in the optical module in a wearable display. It is typically illuminated by RGB LEDs and intelligently reflects light through pupil forming optics into a final optical element such as a waveguide or curved combiner, which relays the image into the eye. DLP Pico technology enables bright, high-contrast, low-power HMDs and NEDs with fast refresh rates, providing ideal qualities for small form factor, lightweight wearable display products.

Find more about wearable displays in the white paper DLP Technology for Near Eye Display (NED).



# 1.3 Applications in Factory Automation Human Machine Interfaces (HMI)

Interactive displays used in factory automation environment need to be easy to use and robust to withstand a manufacturing environment. Projection-based HMIs provide a flexibility beyond most other display technologies. Incorporating DLP projection technology can provide a hamper-free display surface using a front projected image on virtually any surface.

# 2 System Overview

# 2.1 Block Diagram



#### 图 1. TIDA-01473 Block Diagram

#### 2.2 Design Considerations

See the following documents for considerations in DLP system design:

- TI DLP Pico System Design: Optical Module Specifications
- TI DLP System Design: Brightness Requirements and Tradeoffs

# 2.3 Highlighted Products

This chipset reference design guide draws upon figures and content from several other published documents related to the 0.2 nHD DLP chipset. See 6  $\ddagger$  for a list of these documents.



#### 3 Hardware, Software, Testing Requirements, and Test Results

#### 3.1 Required Hardware and Software

#### 3.1.1 Hardware

Assuming default conditions are shipped:

- 1. Ensure that the optical engine is properly connected to the DLP LightCrafter<sup>™</sup> Display 2000 evaluation module (EVM) board.
  - 1. Align "pin 1" of the optical engine with "pin 1" of the DMD data flex cable (female side).



图 2. Overview of Flex Cable Pinout for 0.2 nHD Optical Engine



图 3. Overview of Connection for 0.2 nHD Optical Engine





图 4. Overview of Board Pinout

- Power up the DLP LightCrafter Display 2000 board by applying an external DC power supply (5-V DC, 3.0 A) to the J2 connector.
  - 1. Use an AC-DC switching power supply that accepts 50 to 60 Hz, 100- to 240-V AC inputs, and outputs a nominal 5-V DC at maximum a 3-A output current. For this purpose, this design team recommends the PW172KB0503F01 ITE Switch Mode Power Supply (or equivalent), which can be purchased from retailers such as Mouser or Digikey. The DC power supply jack has a 0.1-inch inner diameter and a 0.218-inch outer diameter.
  - 2. If the host processor used supports it, the system can be made to consume power through the attached host. Power and ground need to be supplied through header J3 on the board. See the user's guide for the respective host processor to determine if enough current can be supplied to drive the DLP LightCrafter Display 2000 board. A minimum of 320 mA is recommended for the board to run at typical brightness settings.
- 3. After the DLP LightCrafter Display 2000 board is turned on, the projector defaults to a DLP LightCrafter Display splash screen. See 🛽 5 for an example:



图 5. 0.2 nHD Board Splash Screen

4. Adjust the focus of the image with the focus wheel on the optical engine.

From this point, the system will need to be supplied with a video source (using a host processor such as the BeagleBone Black) and given instructions through the supplied I<sup>2</sup>C bus. Methods for doing this are provided in the following subsections.



#### 3.1.1.1 Use With Host Processor

To control the system through a host processor, the selected host must possess the necessary GPIO pinouts to drive the inputs to the board. This can be accomplished using a customized video and  $I^2C$  output driver. For the BeagleBone Black, a driver to use with the DLP LightCrafter Display 2000 board has been provided such that the pinouts of the BeagleBone Black match the footprint of the board I/O ports. This driver also works with the BeagleBone Green. This design guide assumes the user is interfacing with a BeagleBone Black as an example (see  $\boxed{8}$  6).



图 6. BeagleBone Black Host Processor

After installing the BeagleBone-compatible Debian image, an interface between the host processor and the user must be established. There are two ways to establish this interface:

- Onboard mini-HDMI video output with USB keyboard and mouse connection
- Remote connection through an SSH terminal application (such as PuTTY for Windows® users)

Once the system is set up properly, the BeagleBone Black communicates with the EEPROM on the DLP LightCrafter Display 2000 board on boot. This signals the BeagleBone Black to load the appropriate daughter card (or cape) overlay to configure the GPIO ports on the host processor. Once the cape overlay is loaded, the host processor has three ways to interact with the board:

- Parallel I/F video data (through RGB888)
- Issuing I2C commands (through I2C commands)
- Enabling or disabling the board (through PROJ\_ON\_EXT)

Support for use of these features with the DLP LightCrafter Display 2000 board is included in the BeagleBone Black support scripts, which can be found in the "opt/scripts" directory and executed from the terminal command line. To access the BeagleBone Black terminal, follow the networking access guide at http://elinux.org/Beagleboard:Terminal\_Shells.



I<sup>2</sup>C commands can be issued by using the aforementioned shell scripts but can also be issued manually using the I<sup>2</sup>C terminal commands "i2cdetect", "i2cget", "i2cset". These commands use the onboard I<sup>2</sup>C bus to communicate with peripheral devices attached to the host processor. Using these commands is documented at http://elinux.org/Interfacing\_with\_I2C\_Devices. For further information, the "man" command in Linux can also be used to access internal manuals for "i2cdetect", "i2cget", and "i2cset". See 7 and 8 for examples of using these commands within a Linux SSH terminal interfacing with the BeagleBone Black. Typically, the DLPC2607 is located at address 0x1b, and the EEPROM is located at address 0x54, 0x55, 0x56, or 0x57, depending on the configuration of jumpers J4 and J5 on the board. By default, the EEPROM device address is 0x54.

| debian@beac | glebon | ie:~\$ : | i2cd | etec | t -r | -y | 2  |   |   |   |
|-------------|--------|----------|------|------|------|----|----|---|---|---|
| 0 1         |        |          |      |      |      |    | b  | С | d | f |
| 00:         |        |          |      |      |      |    |    |   |   |   |
| 10:         |        |          |      |      |      |    | 1b |   |   |   |
| 20:         |        |          |      |      |      |    |    |   |   |   |
| 30:         |        |          |      |      |      |    |    |   |   |   |
| 40:         |        |          |      |      |      |    |    |   |   |   |
| 50:         |        | UU UU    | UU   | UU - |      |    |    |   |   |   |
| 60:         |        |          |      |      |      |    |    |   |   |   |
| 70:         |        |          |      |      |      |    |    |   |   |   |
| debian@beag | glebon | le:~\$   |      |      |      |    |    |   |   |   |

图 7. "i2cdetect" Example Use (in Bash)



图 8. "i2cset" Example Use (in Bash)

# 3.1.1.2 Use Without Host Processor

If the system is to be controlled without the use of a host processor, an external  $I^2C$  driver is necessary to issue commands to control the system. In this case, a USB- $I^2C$  compatible dongle can be employed to enable communication between the PC and the DLP LightCrafter Display 2000 board. When choosing to use this method to interact with the system, see the documentation of the specific dongle for help in setting up the system. Once it is connected and set up, follow the *DLPC2607 Software Programmer's Guide* (DLPU013) for help in issuing commands to the system.

# 3.1.2 Suggested Third-Party Software

To begin, an appropriate operating system image must be installed onto the board. An SD card with the latest Debian image designed for the BeagleBone is necessary to use the most up-to-date board drivers. For help with this step, consult the getting started page located at http://beagleboard.org/getting-started.

Using a remote SSH connection is recommended for its flexibility and ease of use. Before continuing, download PuTTY (or see another preferred SSH terminal application) from the creator's website located at http://www.putty.org/. Included on the website are documentation links to provide more detailed information on how to use PuTTY.



# 3.2 Testing and Results

The results of a successful test of this system is the appearance on the display of the splash screen, as shown in 89.



图 9. 0.2 nHD Board Splash Screen

There are two LEDs on the system. D2 must flash on then turn off. D3 must stay on during operation. D2 corresponds to HOST\_IRQ and D3 is the PROJ\_ON LED. See the DLPDLCR2000EVM user's guide for more information.



# 4 Design Files

#### 4.1 Schematics

To download the schematics, see the design files at TIDA-01473.

#### 4.2 Bill of Materials

To download the bill of materials (BOM), see the design files at TIDA-01473.

#### 4.3 PCB Layout Recommendations

#### 4.3.1 Internal ASIC PLL Power

TI recommends the following guidelines to achieve the desired ASIC performance relative to the internal PLL. The DLPC2607 device contains one internal PLL, which has a dedicated analog supply (VDD\_PLL and VSS\_PLL). At a minimum, VDD\_PLL power and VSS\_PLL ground pins must be isolated using an RC filter consisting of two 50- $\Omega$  series ferrites and two shunt capacitors (to widen the spectrum of noise absorption). TI recommends using one 0.1- $\mu$ F capacitor and a 0.01- $\mu$ F capacitor. Place all four components as close to the ASIC as possible; it is especially important to keep the leads of the high-frequency capacitors as short as possible. Note that the user must connect both capacitors across VDD\_PLL and VSS\_PLL on the ASIC side of the ferrites.

The PCB layout is critical to PLL performance. It is important that the quiet ground and power are treated like analog signals. Therefore, VDD\_PLL must be a single trace from the DLPC2607 device to both capacitors and then through the series ferrites to the power source. The power and ground traces must be as short as possible, parallel to each other, and as close as possible to each other.



图 10. PLL Filter Layout

# 4.3.2 General Handling Guidelines for Unused CMOS-Type Pins

To avoid potentially damaging current caused by floating CMOS input-only pins, TI recommends to tie unused ASIC input pins through a pullup resistor to their associated power supply or a pulldown resistor to ground. For ASIC inputs with internal pullup or pulldown resistors, do not add an external pullup or pulldown unless specifically recommended.

Never tie unused output-only pins directly to power or ground. These pins can be left open.

When possible, TI recommends that unused bidirectional I/O pins be configured to their output state such that the pin can be left open. If this control is not available and the pins may become an input, then they must be pulled up (or pulled down) using an appropriate, dedicated resistor.

# 4.3.3 SPI Signal Routing

The DLPC2607 device is designed to support two SPI slave devices: a serial flash and the PMD1000. This requires routing associated SPI signals to two locations while attempting to operate at 33.3 MHz. Ensure that reflections do not compromise signal integrity. TI recommends the following:

- The SPICLK PCB signal trace from the DLPC2607 source to each slave device must be split into separate routes as close to the DLPC2607 device as possible. In addition, the SPICLK trace length to each device must be equal in total length.
- The SPIDOUT PCB signal trace from the DLPC2607 source to each slave device must be split into separate routes as close to the DLPC2607 device as possible. In addition, the SPIDOUT trace length to each device must be equal in total length (that is, use the same strategy as SPICLK).
- The SPIDIN PCB signal trace from each slave device to the point where they intersect on their way back to the DLPC2607 device must be made equal in length and as short as possible. They must then share a common trace back to the DLPC2607 device.
- SPICSZ0 and SPICSZ1 do not require special treatment because they are dedicated signals that drive only one device.

# 4.3.4 mDDR Memory and DMD Interface Considerations

High-speed interface waveform quality and timing on the DLPC2607 ASIC (that is, the mDDR memory I/F and the DMD interface) depend on the total length of the interconnect system, the spacing between traces, the characteristic impedance, etch losses, and how well matched the lengths are across the interface. Thus, ensuring positive timing margin requires attention to many factors.

As an example, the timing margin of the DMD interface system can be calculated as follows: Setup margin = (DLPC2607 output setup) – (DMD input setup) – (PCB routing mismatch) – (PCB SI degradation) (1) Hold-time margin = (DLPC2607 output hold) – (DMD input hold) – (PCB routing mismatch) – (PCB SI degradation)

where

• PCB SI degradation is signal integrity degradation due to PCB effects. This includes things such as simultaneously switching output (SSO) noise, crosstalk, and inter-symbol interference (ISI) noise. (2)

The DLPC2607 device I/O timing parameters, as well as mDDR and DMD I/O timing parameters, can be found in their corresponding datasheets. Similarly, PCB routing mismatch can be easily budgeted and met by controlled PCB routing. However, PCB SI degradation is not so straight forward.

注: Internal pullup and pulldown resistors are weak and must not be expected to drive the external line. The DLPC2607 device implements very few internal resistors, and these are noted in the pin list.



Design Files

www.ti.com.cn

In an attempt to minimize the signal integrity analysis that would otherwise be required, the following PCB design guidelines are provided as a reference of an interconnect system that satisfies both waveform quality and timing requirements (accounting for both PCB routing mismatch and PCB SI degradation). Variation from these recommendations may also work, but must be confirmed with PCB signal integrity analysis or lab measurements.

#### 4.3.5 PCB Design

| Configuration:                                     | Asymmetric dual stripline         |
|----------------------------------------------------|-----------------------------------|
| • Etch thickness (T):                              | 0.5-oz copper                     |
| <ul> <li>Single-ended signal impedance:</li> </ul> | 50 Ω (±10%)                       |
| Differential signal impedance:                     | 100- $\Omega$ differential (±10%) |

- Reference plane 1 is assumed to be a ground plane for proper return path.
- Reference plane 2 is assumed to be the I/O power plane or ground.
- Dielectric FR4, (Er):
   4.2 (nominal)
- Signal trace distance to reference plane 1 (H1): 5 mil (nominal)
- Signal trace distance to reference plane 2 (H2): 34.2 mil (nominal)



图 11. PCB Stacking Geometries

# 4.3.6 General PCB Routing (Applies to All Corresponding PCB Signals)

| PARAMETER                                        | APPLICATION                              | SINGLE-ENDED<br>SIGNALS | DIFFERENTIAL<br>PAIRS | UNIT        |
|--------------------------------------------------|------------------------------------------|-------------------------|-----------------------|-------------|
|                                                  | Escape routing in ball field             | 3<br>(0.762)            | 3<br>(0.762)          | mil<br>(mm) |
| Line width (W)                                   | PCB etch: Outer layer data or<br>control | 7.25<br>(0.184)         | 4.5<br>(0.114)        | mil<br>(mm) |
|                                                  | PCB etch: Inner layer data or control    | 4.5<br>(0.114)          | 4.5<br>(0.114)        | mil<br>(mm) |
|                                                  | PCB etch clocks                          | 4.5<br>(0.114)          | 4.5<br>(0.114)        | mil<br>(mm) |
| Differential signal pair aposing (S)             | PCB etch data or control                 | N/A                     | 7.75 [1]<br>(0.305)   | mil<br>(mm) |
| Differential signal pair spacing (S)             | PCB etch clocks                          | N/A                     | 7.75 [1]<br>(0.305)   | mil<br>(mm) |
|                                                  | Escape routing in ball field             | 3<br>(0.762)            | 3<br>(0.762)          | mil<br>(mm) |
| Minimum line spacing to other                    | PCB etch: Outer layer data or<br>control | 7.25<br>(0.184)         | 4.5<br>(0.114)        | mil<br>(mm) |
| signals (S)                                      | PCB etch: Inner layer data or control    | 4.5<br>(0.114)          | 4.5<br>(0.114)        | mil<br>(mm) |
|                                                  | PCB etch clocks                          | 11<br>(0.279)           | 11<br>(0.279)         | mil<br>(mm) |
| Maximum differential pair P-to-N length mismatch | Total clock                              | N/A                     | 25<br>(0.635)         | mil<br>(mm) |

# 表 2. PCB Line and Spacing Recommendations<sup>(1) (2) (3)</sup>

<sup>(1)</sup> Spacing may vary to maintain differential impedance requirements.

<sup>(2)</sup> The DLPC2607 device only includes one differential signal pair: MEM0\_CK\_P and MEM0\_CK\_N.

<sup>(3)</sup> These values are merely recommendations to achieve good signal integrity. The OEM is free to apply their own rules as long as they maintain good signal integrity.

These PCB design guidelines are purposefully conservative to minimize potential signal integrity issues. Given this device is targeted for low-cost, handheld application, be more aggressive with these best practices. TI highly recommends to perform a full board-level signal integrity analysis if these guidelines cannot be followed. The DLPC2607 IBIS models are available for such analysis.

#### 4.3.7 Maximum, Pin-to-Pin, PCB Interconnects Etch Lengths

#### 表 3. Max Pin-to-Pin PCB Interconnect Recommendations<sup>(1) (2)</sup>

|                                                                                                                               | SIGNAL INTERCONNECT TOPOLOGY          |                                      |              |  |  |
|-------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------|--------------|--|--|
| BUS                                                                                                                           | SINGLE BOARD SIGNAL<br>ROUTING LENGTH | MULTI-BOARD SIGNAL<br>ROUTING LENGTH | UNIT         |  |  |
| DMD                                                                                                                           |                                       |                                      | ·            |  |  |
| DMD_D(14:0), DMD_DCLK, DMD_TRC,<br>DMD_SCTRL, DMD_LOADB, DMD_OEZ<br>DMD_DAD_STRB, DMD_DAD_BUS,<br>DMD_SAC_CLK and DMD_SAC_BUS | 4 max<br>(101.5 max)                  | 3.5 max<br>(88.91 max)               | inch<br>(mm) |  |  |
| mDDR                                                                                                                          |                                       |                                      |              |  |  |
| MEM0_DQ(15:8), MEM0_UDM and MEM0_UDQS                                                                                         | 1.5 max<br>38.1 max                   | N/A                                  | inch<br>(mm) |  |  |
| mDDR                                                                                                                          |                                       |                                      |              |  |  |
| MEM0_DQ(7:0), MEM0_LDM and MEM0_LDQS                                                                                          | 1.5 max<br>(38.1 max)                 | N/A                                  | inch<br>(mm) |  |  |

<sup>(1)</sup> Max signal routing length includes escape routing.

<sup>(2)</sup> Multi-board DMD routing length is more restricted due to the impact of the connector.

|                                                                                                               |                                       | · · · · ·                            |              |
|---------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------|--------------|
|                                                                                                               | SIGNAL INTERCONNECT TOPOLOGY          |                                      |              |
| BUS                                                                                                           | SINGLE BOARD SIGNAL<br>ROUTING LENGTH | MULTI-BOARD SIGNAL<br>ROUTING LENGTH | UNIT         |
| mDDR                                                                                                          |                                       |                                      |              |
| MEM0_CK_P, MEM0_CK_N, MEM0_A(12:0),<br>MEM0_BA(1:0), MEM0_CKE, MEM0_CSZ,<br>MEM0_RASZ, MEM0_CASZ and MEM0_WEZ | 2.5 max<br>(63.5 max)                 | N/A                                  | inch<br>(mm) |

#### 表 3. Max Pin-to-Pin PCB Interconnect Recommendations<sup>(1) (2)</sup> (continued)

#### 4.3.8 I/F Specific PCB Routing

# 表 4. High-Speed PCB Signal Routing Matching Requirements<sup>(1) (2) (3)</sup>

| SIGNAL INTERCONNECT TOPOLOGY |                                                                                                                  |                           |                  |             |  |  |
|------------------------------|------------------------------------------------------------------------------------------------------------------|---------------------------|------------------|-------------|--|--|
| IF                           | SINGLE GROUP                                                                                                     | REFERENCE SIGNAL          | MAX MISMATCH     | UNIT        |  |  |
|                              | DMD_D(14:0), DMD_TRC,<br>DMD_SCTRL, DMD_LOADB,<br>DMD_OEZ                                                        | DMD_DCLK                  | ±500<br>(±12.7)  | mil<br>(mm) |  |  |
| DMD                          | DMD_DAD_STRB, DMD_DAD_BUS                                                                                        | DMD_DCLK                  | ±750<br>(±19.05) | mil<br>(mm) |  |  |
|                              | DMD_SAC_BUS                                                                                                      | DMD_SAC_CLK               | ±750<br>(±19.05) | mil<br>(mm) |  |  |
|                              | DMD_SAC_CLK                                                                                                      | DMD_DCLK                  | ±500<br>(±12.7)  | mil<br>(mm) |  |  |
|                              | MEM0_CLK_P                                                                                                       | MEM0_CLK_N                | ±150<br>(±3.81)  | mil<br>(mm) |  |  |
|                              | Read/ Write Data Lower Byte:<br>MEM0_LDM and MEM0_DQ(7:0) 38.1 max                                               | MEM0_LDQS                 | ±300<br>(±7.62)  | mil<br>(mm) |  |  |
|                              | Read/ Write Data Upper Byte:<br>MEM0_UDM and MEM0_DQ(15:8)                                                       | MEM0_UDQS                 | ±300<br>(±7.62)  | mil<br>(mm) |  |  |
| mDDR:                        | Address and control:<br>MEM0_A(12:0), MEM0_BA(1:0),<br>MEM0_RASZ , MEM0_CASZ,<br>MEM0_WEZ, MEM0_CSZ,<br>MEM0_CKE | MEM0_CLK_P/<br>MEM0_CLK_N | ±1000<br>(±25.4) | mil<br>(mm) |  |  |
|                              | Data strobes:<br>MEM0_LDQS and MEM0_UDQS                                                                         | MEM0_CLK_P/<br>MEM0_CLK_N | ±300<br>(±7.62)  | mil<br>(mm) |  |  |

<sup>(1)</sup> These values apply to PCB routing only. They do not include any internal package routing mismatch associated with the DLPC2607 device, DMD, or mDDR memory.

<sup>(2)</sup> DMD data and control lines are DDR, whereas DMD\_SAC and DMD\_DAD lines are a single data rate. Matching the DDR lines is more critical and must take precedence over matching single data rate lines.

<sup>(3)</sup> mDDR data, mask, and strobe lines are DDR, whereas address and control are a single data rate. Matching the DDR lines is more critical and must take precedence over matching single data rate lines.

### 4.3.9 Number of Layer Changes

- Single-ended signals: Minimize the number of layer changes.
- Differential signals: Individual differential pairs can be routed on different layers, but the signals of a given pair must not change layers.

#### 4.3.10 Stubs

Avoid stubs.

**Termination Requirements** 

4.3.11

| •                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DMD I/F                     | Terminate all DMD I/F signals, with the exception of DMD_OEZ (specifically DMD_D(14:0), DMD_DCLK, DMD_TRC, DMD_SCTRL, DMD_LOADB, DMD_DAD_STRB, DMD_DAD_BUS, DMD_SAC_CLK, and DMD_SAC_BUS), at the source with a 10- to $30$ - $\Omega$ series resistor. TI recommends a $30$ - $\Omega$ series resistor for most applications because this minimizes overshoot, undershoot, and reduces EMI; however, for systems that must operate below $-20^{\circ}$ C, it may be necessary to reduce this series resistance to avoid narrowing the data eye too much under worse-case PVT conditions. TI recommends IBIS simulations for this worse-case scenario. |
| mDDR memory I/F             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| mDDR differential<br>clock  | Terminate each line, specifically MEM0_CK(P:N), at the source with a 30- $\Omega$ series resistor. The pair must also be terminated with an external 100- $\Omega$ differential termination across the two signals as close to the DRAM as possible. (It may be possible to use a 200- $\Omega$ differential termination at the DRAM to save power while still providing sufficient signal integrity, but this has not been validated.)                                                                                                                                                                                                                |
| mDDR data, strobe, and mask | Specifically MEM0_DQ(15:0), MEM0_LDM, MEM0_UDM, MEM0_LDQS, and MEM0_UDQS must be terminated with a $30-\Omega$ series resistor located midway between the two devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| mDDR address and control    | Specifically MEM0_A(12:0), MEM0_BA(1:0), MEM0_CKE, MEM0_CSZ, MEM0_RASZ, MEM0_CASZ, and MEM0_WEZ should be terminated at the source with a 30- $\Omega$ series resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

For applications where the routed distance of the mDDR or DMD signal can be kept to less than 0.75 inches, this signal is short enough not to be considered a transmission line and does not need a series terminating resistor.

#### 4.3.12 DMD Flex Cable Interface Layout Guidelines

There are no specific layout guidelines for the DMD as typically DMD is connected using a board-to-board connector with a flex cable. The tlex cable provided the interface of data and control signals between the DLPC2607 controller and the DLP2000 DMD. For detailed layout guidelines, see the DLPC2607 controller layout guidelines under  $\ddagger$  4.3.5 and  $\ddagger$  4.3.4.

Follow these layout guidelines for the flex cable interface with the DMD:

- Minimize the number of layer changes for DMD data and control signals.
- DMD data and control lines are DDR, whereas DMD\_SAC and DMD\_DRC lines are a single data rate. Matching the DDR lines is more critical and must take precedence over matching single data rate lines.



Design Files



图 12. DMD Flex Cable—Top Layer



图 13. DMD Flex Cable—Bottom Layer

#### 4.3.13 Layout Guidelines for Switching Power Supply

As for all switching power supplies, the layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the regulators could show stability problems as well as EMI problems. Therefore, use wide and short traces for the main current path and for the power ground tracks. Input capacitors, output capacitors, and inductors must be placed as close as possible to the device.





#### 图 14. Layout Example for Switching Power Supply

# ${\boldsymbol{\mathfrak R}}$ 5. Layout Components for Switching Power Supply

| LABEL                      | DESCRIPTION                  |  |
|----------------------------|------------------------------|--|
| C1                         | V2V5 output filter cap       |  |
| C2                         | VINA input cap               |  |
| C3                         | V6V output filter cap        |  |
| C6                         | VINL input cap               |  |
| C7                         | VINR input cap               |  |
| C8                         | VRST output filter cap       |  |
| C9                         | VLED output filter cap       |  |
| C10 VLED output filter cap |                              |  |
| C11                        | VBIAS output filter cap      |  |
| C12 VOFS output filter cap |                              |  |
| D6                         | VRST rectifying diode        |  |
| L1                         | DMD supply inductor          |  |
| L2                         | VLED buck-boost inductor     |  |
| R27                        | 100k VRST feedback resistor  |  |
| R34                        | R34 100m RLIM sense resistor |  |

18 采用 TI DLP®技术且适用于低成本处理器的低功耗 nHD 显示参考设计



#### 4.3.14 Layout Prints

To download the layer plots, see the design files at TIDA-01473.

#### 4.4 Altium Project

To download the Altium project files, see the design files at TIDA-01473.

#### 4.5 Gerber Files

To download the Gerber files, see the design files at TIDA-01473.

#### 4.6 Assembly Drawings

To download the assembly drawings, see the design files at TIDA-01473.

#### 5 Software Files

To download the software files, see the design files at TIDA-01473.

#### 6 Related Documentation

- 1. Texas Instruments, *TI DLP*® *LightCrafter™ Display 2000 EVM User's Guide*, DLPDLCR2000EVM User's Guide (DLPU049)
- 2. Texas Instruments, *DLPC2607 Software Programmer's Guide* (DLPU013)
- 3. Texas Instruments, *DLPC2607 DLP PICO Processor 2607 ASIC*, DLPC2607 Datasheet (DLPS030)
- 4. Texas Instruments, DLP2000 DMD Datasheet (DLPS078)
- Texas Instruments, DLPA1000 Power Management and LED Driver IC, DLPA1000 Datasheet (SLVSDP7)

# 6.1 商标

E2E, Pico, LightCrafter are trademarks of Texas Instruments. DLP is a registered trademark of Texas Instruments. Windows is a registered trademark of Microsoft. All other trademarks are the property of their respective owners.

#### 有关 TI 设计信息和资源的重要通知

德州仪器 (TI) 公司提供的技术、应用或其他设计建议、服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI 资源"),旨在 帮助设计人员开发整合了 TI 产品的 应用; 如果您(个人,或如果是代表贵公司,则为贵公司)以任何方式下载、访问或使用了任何特定的 TI 资源,即表示贵方同意仅为该等目标,按照本通知的条款进行使用。

TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。 TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。

您理解并同意,在设计应用时应自行实施独立的分析、评价和 判断, 且应全权负责并确保 应用的安全性, 以及您的 应用 (包括应用中使用 的所有 TI 产品))应符合所有适用的法律法规及其他相关要求。你就您的 应用声明,您具备制订和实施下列保障措施所需的一切必要专业知 识,能够 (1) 预见故障的危险后果,(2) 监视故障及其后果,以及 (3) 降低可能导致危险的故障几率并采取适当措施。您同意,在使用或分发包 含 TI 产品的任何 应用前, 您将彻底测试该等 应用 和该等应用所用 TI 产品的 功能。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进 行任何其他测试。

您只有在为开发包含该等 TI 资源所列 TI 产品的 应用时, 才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他 法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任 何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信 息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许 可。

TI 资源系"按原样"提供。TI 兹免除对 TI 资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、 无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。

TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为您辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。 对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。

您同意向 TI 及其代表全额赔偿因您不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。

本通知适用于 TI 资源。另有其他条款适用于某些类型的材料、TI 产品和服务的使用和采购。这些条款包括但不限于适用于 TI 的半导体产品 (http://www.ti.com/sc/docs/stdterms.htm)、评估模块和样品 (http://www.ti.com/sc/docs/sampterms.htm) 的标准条款。

> 邮寄地址:上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2017 德州仪器半导体技术(上海)有限公司