**TMUX7219** ZHCSMO5E - NOVEMBER 2020 - REVISED AUGUST 2022 # TMUX7219 具有 1.8 V 逻辑电平和闩锁效应抑制特性的 44 V 2:1 (SPDT) 精密开关 ## 1 特性 闩锁效应抑制 双电源电压范围: ±4.5 V 至 ±22 V 单电源电压范围: 4.5 V 至 44 V 低导通电阻: 2.1 Ω 低电荷注入:-10 pC 大电流支持:330 mA(最大值)(VSSOP) 大电流支持:440 mA(最大值)(WSON) - 40°C 至 +125°C 工作温度 兼容 1.8 V 逻辑电平 失效防护逻辑 • 轨到轨运行 双向信号路径 先断后合开关 #### 2 应用 - 工厂自动化和工业控制 - 可编程逻辑控制器 (PLC) - 模拟输入模块 - 半导体测试 - 交流充电(桩)站 - 超声波扫描仪 - 患者监护和诊断 - 光纤网络 - 光学测试设备 - 远程无线电单元 - 有线网络 - 数据采集系统 - 燃气表 - 流量变送器 ## 3 说明 TMUX7219 是一款具有闩锁效应抑制特性的互补金属 氧化物半导体 (CMOS) 开关,采用单通道 2:1 (SPDT) 配置。此器件在单电源(4.5 V 至 44 V)、双电源 (±4.5 V 至 ±22 V)或非对称电源(例如 V<sub>DD</sub> = 12 V, V<sub>SS</sub> = -5 V) 供电时均能正常运行。TMUX7219 可在源极 (Sx) 和漏极 (D) 引脚上支持从 Vss 到 VDD 范 围的双向模拟和数字信号。 可以通过控制 EN 引脚来启用或禁用 TMUX7219。当 禁用时,两个信号路径开关都被关闭。当启用时,SEL 引脚可用于打开信号路径 1(S1 至 D)或信号路径 2 (S2 至 D)。所有逻辑控制输入均支持 1.8 V 到 V<sub>DD</sub> 的逻辑电平,因此,当器件在有效电源电压范围内运行 时,可确保 TTL 和 CMOS 逻辑兼容性。失效防护逻辑 电路允许先在控制引脚上施加电压,然后在电源引脚上 施加电压,从而保护器件免受潜在的损害。 TMUX72xx 系列具有闩锁效应抑制特性,可防止器件 内寄生结构之间通常由过压事件引起的大电流不良事 件。闩锁状态通常会一直持续到电源轨关闭为止,并可 能导致器件故障。闩锁效应抑制特性使得 TMUX72xx 系列开关和多路复用器能够在恶劣的环境中使用。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸(标称值) | |----------|---------------|-----------------| | TMUX7219 | VSSOP (8) DGK | 3.00mm × 3.00mm | | | WSON (8) RQX | 3.00mm × 2.00mm | 如需了解所有可用封装,请参阅数据表末尾的封装选项附录。 ## **Table of Contents** | <b>1</b> 特性 1 | 7.9 Charge Injection | .24 | |--------------------------------------------------------|-------------------------------------------------------|------| | 2 应用1 | 7.10 Off Isolation | .24 | | <br>3 说明 | 7.11 Crosstalk | . 25 | | 4 Revision History2 | 7.12 Bandwidth | . 25 | | 5 Pin Configuration and Functions3 | | . 26 | | 6 Specifications4 | | . 26 | | 6.1 Absolute Maximum Ratings4 | | | | 6.2 ESD Ratings | 8.1 Overview | | | 6.3 Thermal Information | 8.2 Functional Block Diagram | .27 | | 6.4 Recommended Operating Conditions | | 27 | | 6.5 Source or Drain Continuous Current | 8.4 Device Functional Modes | .29 | | 6.6 ±15 V Dual Supply: Electrical Characteristics6 | 8.5 Truth Tables | . 29 | | 6.7 ±15 V Dual Supply: Switching Characteristics7 | 0 A | .30 | | 6.8 ±20 V Dual Supply: Electrical Characteristics8 | | . 30 | | 6.9 ±20 V Dual Supply: Switching Characteristics9 | 9.2 Typical Applications | . 30 | | 6.10 44 V Single Supply: Electrical Characteristics 10 | 10 Power Supply Recommendations | .33 | | 6.11 44 V Single Supply: Switching Characteristics 11 | 11 Layout | . 34 | | 6.12 12 V Single Supply: Electrical Characteristics 12 | 11.1 Layout Guidelines | . 34 | | 6.13 12 V Single Supply: Switching Characteristics 13 | | . 35 | | 6.14 Typical Characteristics | 40 Davilaa arad Daarrii aradadlari Orrii arad | .36 | | 7 Parameter Measurement Information20 | 12.1 Documentation Support | . 36 | | 7.1 On-Resistance 20 | 12.2 Receiving Notification of Documentation Updates. | .36 | | 7.2 Off-Leakage Current20 | 12.3 支持资源 | .36 | | 7.3 On-Leakage Current21 | 12.4 Trademarks | .36 | | 7.4 Transition Time21 | 12.5 Electrostatic Discharge Caution | .36 | | 7.5 t <sub>ON(EN)</sub> and t <sub>OFF(EN)</sub> | | | | 7.6 Break-Before-Make22 | 13 Mechanical, Packaging, and Orderable | | | 7.7 t <sub>ON (VDD)</sub> Time23 | | . 36 | | 7.8 Propagation Delay23 | | | # **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | Changes from Revision D (March 2022) to Revision E (August 2022) | Page | |---------------------------------------------------------------------------------------|-----------------| | • 将 QFN 封装状态从 <i>预发布</i> 更改为 <i>正在供货</i> | 1 | | Changes from Revision C (December 2020) to Revision D (March 2022) | Page | | Added WSON package details to the Pin Configuration and Functions section | 3 | | Changed the Absolute Maximum Ratings table note 1 | | | Changed the CDM reference from JESD22-C101 to JEDEC JS-002 in the ESD Ratings section | | | Changes from Revision B (December 2020) to Revision C (December 2020) | Page | | • 将数据表的状态从 <i>预告信息</i> 更改为 <i>量产数据</i> | 1 | | Added the Integrated Pull-Down Resistor on Logic Pins section | <mark>27</mark> | ## **5 Pin Configuration and Functions** 图 5-1. DGK Package, 8-Pin VSSOP (Top View) 图 5-2. RQX Package, 8-Pin WSON (Top View) #### 表 5-1. Pin Functions | | PIN | | PIN | | TYPE(1) | DESCRIPTION <sup>(2)</sup> | |---------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------------------------| | NAME | RQX | DGK | ITPE | DESCRIPTION® | | | | D | 1 | 1 | I/O | Drain pin. Can be an input or output. | | | | S1 | 2 | 2 | I/O | Source pin 1. Can be an input or output. | | | | GND | 3 | 3 | Р | Ground (0 V) reference | | | | V <sub>DD</sub> | 4 | 4 | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between $V_{DD}$ and GND. | | | | EN | 5 | 5 | I | Active high logic enable, has internal pull-up resistor. When this pin is low, all switches are turned off. When this pin is high, the SEL logic input determine which switch is turned on. | | | | SEL | 6 | 6 | I | Logic control input, has internal pull-down resistor. Controls the switch connection as shown in # 8.5. | | | | V <sub>SS</sub> 7 7 | | 7 | Р | Negative power supply. This pin is the most negative power-supply potential. In single-supply applications, this pin can be connected to ground. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>SS</sub> and GND. | | | | S2 | 8 | 8 | I/O | Source pin 2. Can be an input or output. | | | | Thermal Pad — | | _ | The thermal pad is not connected internally. There is no requirement to electrically connect this pad. If connected, it is recommended that the pad be left floating or tied to GND. | | | | - (1) I = input, O = output, I/O = input and output, P = power. - (2) Refer to 节 8.4 for what to do with unused pins. ## **6 Specifications** ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |-----------------------------------------|----------------------------------------------------------|-----------------------|---------------------------------------|------| | V <sub>DD</sub> - V <sub>SS</sub> | | | 48 | V | | V <sub>DD</sub> | Supply voltage | - 0.5 | 48 | V | | V <sub>SS</sub> | | - 48 | 0.5 | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (SEL, EN) <sup>(3)</sup> | - 0.5 | 48 | V | | I <sub>SEL</sub> or I <sub>EN</sub> | Logic control input pin current (SEL, EN) <sup>(3)</sup> | - 30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, D) <sup>(3)</sup> | V <sub>SS</sub> - 0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>IK</sub> | Diode clamp current <sup>(3)</sup> | - 30 | 30 | mA | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | | I <sub>DC</sub> + 10 % <sup>(4)</sup> | mA | | T <sub>A</sub> | Ambient temperature | - 55 | 150 | °C | | T <sub>stg</sub> | Storage temperature | - 65 | 150 | °C | | T <sub>J</sub> | Junction temperature | | 150 | °C | | P <sub>tot</sub> | Total power dissipation <sup>(5)</sup> | | 460 | mW | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltages are with respect to ground, unless otherwise specified. - (3) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings. - 4) Refer to Source or Drain Continuous Current table for I<sub>DC</sub> specifications. - (5) For DGK package: $P_{tot}$ derates linearily above $T_A = 70^{\circ}$ C by 6.7mW/°C. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |---------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------|------| | V Floatrootatia disabarga | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | | V <sub>(ESD)</sub> | | Charged device model (CDM), ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3 Thermal Information | | | TMUX7219 | TMUX7219 | | |------------------------|----------------------------------------------|-------------|------------|------| | | THERMAL METRIC(1) | DGK (VSSOP) | RQX (WSON) | UNIT | | | | 8 PINS | 8 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 152.1 | 62.9 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 48.4 | 54.0 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 73.2 | 31.0 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 4.1 | 0.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 71.8 | 30.9 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | 23.4 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: TMUX7219 ## **6.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------------------------------|----------------------------------------------------------------|-----------------|--------------------------------|------| | V <sub>DD</sub> - V <sub>SS</sub> (1) | Power supply voltage differential | 4.5 | 44 | V | | $V_{DD}$ | Positive power supply voltage | 4.5 | 44 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) (Sx, D) | V <sub>SS</sub> | $V_{DD}$ | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Address or enable pin voltage | 0 | 44 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | | I <sub>DC</sub> <sup>(2)</sup> | mA | | T <sub>A</sub> | Ambient temperature | - 40 | 125 | °C | <sup>(1)</sup> $V_{DD}$ and $V_{SS}$ can be any value as long as 4.5 V $\leq$ ( $V_{DD}$ - $V_{SS}$ ) $\leq$ 44 V, and the minimum $V_{DD}$ is met. (2) Refer to *Source or Drain Continuous Current* table for $I_{DC}$ specifications. ## **6.5 Source or Drain Continuous Current** at supply voltage of V<sub>DD</sub> ± 10%, V<sub>SS</sub> ± 10 % (unless otherwise noted) | CONTIN | UOUS CURRENT PER CHANNEL (I <sub>DC</sub> ) | T - 25°C | T - 05°C | T <sub>Δ</sub> = 125°C | mA mA mA mA | | | |-------------|---------------------------------------------|-----------------------|-----------------------|------------------------|-------------|--|--| | PACKAGE | TEST CONDITIONS | T <sub>A</sub> = 25°C | T <sub>A</sub> = 85°C | 1A = 125 C | UNII | | | | | +44 V Single Supply <sup>(1)</sup> | 440 | 270 | 130 | mA | | | | RQX (WSON) | ±15 V Dual Supply | 440 | 270 | 130 | mA | | | | | +12 V Single Supply | 330 | 200 | 105 | mA | | | | | ±5 V Dual Supply | 330 | 200 | 105 | mA | | | | | +5 V Single Supply | 230 | 140 | 90 | mA | | | | | +44 V Single Supply <sup>(1)</sup> | 330 | 210 | 120 | mA | | | | | ±15 V Dual Supply | 330 | 210 | 120 | mA | | | | DGK (VSSOP) | +12 V Single Supply | 240 | 160 | 100 | mA | | | | | ±5 V Dual Supply | 240 | 160 | 100 | mA | | | | | +5 V Single Supply | 180 | 120 | 80 | mA | | | <sup>(1)</sup> Specified for nominal supply voltage only. ## 6.6 ±15 V Dual Supply: Electrical Characteristics $V_{DD}$ = +15 V ± 10%, $V_{SS}$ = - 15 V ±10%, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +15 V, $V_{SS}$ = - 15 V, $T_A$ = 25 $^{\circ}$ C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------| | ANALOG | SWITCH | | | ' | | ' | | | | | V <sub>S</sub> = - 10 V to +10 V | 25°C | | 2.1 | 2.9 | Ω | | R <sub>ON</sub> | On-resistance | $I_D = -10 \text{ mA}$ | - 40°C to +85°C | | | 3.8 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | | 4.5 | Ω | | | | V <sub>S</sub> = -10 V to +10 V | 25°C | | 0.05 | 0.25 | Ω | | $\Delta R_{ON}$ | On-resistance mismatch between channels | $I_D = -10 \text{ mA}$ | - 40°C to +85°C | | 3.8 4.5 0.05 0.25 0.3 0.35 0.5 0.6 0.7 0.85 0.01 5 0.05 0.15 6 1.6 5 1 0.05 1 3 3 6 26 1 0.04 1 8 1.8 8 18 3 44 0 0 0.8 0.005 1 | Ω | | | | Sinaili Si | Refer to On-Resistance | - 40°C to +125°C | | | 0.35 | Ω | | | | V <sub>S</sub> = -10 V to +10 V | 25°C | | 0.5 | 0.6 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | $I_{S} = -10 \text{ mA}$ | - 40°C to +85°C | | | 0.7 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | 3.8 4.5 0.05 0.25 0.3 0.35 0.5 0.6 0.7 0.85 0.01 15 0.05 16 16 15 1 0.05 1 3 3 26 26 1 0.04 1 8 1.8 8 1.8 18 18 18 18 18 18 18 18 18 18 18 18 18 | 0.85 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 0 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | - 40°C to +125°C | | 0.01 | | Ω/°C | | | | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V | 25°C | - 0.15 | 0.05 | 0.15 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off $V_S = +10 \text{ V} / -10 \text{ V}$ | - 40°C to +85°C | - 1.6 | | .05 0.15<br>1.6<br>15<br>.05 1<br>3 | nA | | 3(011) | , and the second | V <sub>D</sub> = -10 V / + 10 V<br>Refer to Off-Leakage Current | - 40°C to +125°C | | 15 | nA | | | | Drain off leakage current <sup>(1)</sup> | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Switch state is off<br>$V_S$ = +10 V / - 10 V<br>$V_D$ = -10 V / + 10 V<br>Refer to Off-Leakage Current | 25°C | - 1 | 0.05 | 1 | nA | | I <sub>D(OFF)</sub> | | | - 40°C to +85°C | - 3 | | 3 | nA | | ·D(OFF) | Brain on loakage carroin | | - 40°C to +125°C | - 26 | | 26 | nA | | | | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V | 25°C | - 1 | 0.04 | 1 | nA | | $I_{S(ON)}$ $I_{D(ON)}$ | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = \pm 10 \text{ V}$ | - 40°C to +85°C | 0.05 °C to +85°C °C to +125°C | 1.8 | nA | | | -D(ON) | | Refer to On-Leakage Current | - 40°C to +125°C | - 18 | | 18 | nA | | LOGIC INF | PUTS (SEL / EN pins) | <u>'</u> | - | | | | | | V <sub>IH</sub> | Logic voltage high | | - 40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | - 40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | - 40°C to +125°C | | 0.005 | 1 | μA | | I <sub>IL</sub> | Input leakage current | | - 40°C to +125°C | - 1 | - 0.005 | | μΑ | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | 3 | | pF | | POWER S | UPPLY | | | | | | | | | | | 25°C | | 30 | 40 | μA | | I <sub>DD</sub> | V <sub>DD</sub> supply current | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | - 40°C to +85°C | | | 48 | μA | | | | gp 2 0, 0 0, 0. 0 <sub>D</sub> | - 40°C to +125°C | | | 62 | μA | | | | | 25°C | | 3 | 10 | μA | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | - 40°C to +85°C | | | 15 | μA | | | | 3 | - 40°C to +125°C | | | 25 | μΑ | | | | | | | | | | <sup>(1)</sup> When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. Submit Document Feedback When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. # 6.7 ±15 V Dual Supply: Switching Characteristics $V_{DD}$ = +15 V ± 10%, $V_{SS}$ = - 15 V ±10%, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +15 V, $V_{SS}$ = -15 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|----------------------------------------------------------------------------------------------------------|---------------------------------------------|------| | | | V <sub>S</sub> = 10 V | 25°C | | 120 | 175 | ns | | TRAN | Transition time from control input | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 190 | ns | | | | Refer to Transition Time | - 40°C to +125°C | | - | 210 | ns | | | | V <sub>S</sub> = 10 V | 25°C | | 100 | 170<br>185<br>200<br>180<br>195<br>210<br>0 | ns | | ON (EN) | Turn-on time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | 120 175<br>190<br>210<br>100 170<br>185<br>200<br>100 180<br>195 | ns | | | | | Refer to Turn-on and Turn-off Time | - 40°C to +125°C | | | 200 | ns | | | | V <sub>S</sub> = 10 V | 25°C | | 100 | 180 | ns | | OFF (EN) | Turn-off time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 195 | ns | | | | Refer to Turn-on and Turn-off Time | - 40°C to +125°C | | | 210 | ns | | | | V <sub>S</sub> = 10 V, | 25°C | | 50 | | ns | | BBM | Break-before-make time delay | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | 1 | | | ns | | | | Refer to Break-Before-Make | - 40°C to +125°C | 1 | 100 180 195 210 50 1 1 1 0.19 0.2 0.2 700 -10 -75 -55 -117 | ns | | | | | V <sub>DD</sub> rise time = 100 ns | 25°C | | 0.19 | | ms | | Γ <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | 120 175 190 210 100 170 185 200 100 180 195 210 50 1 1 1 0.19 0.2 0.2 700 -10 -75 -55 -117 -106 40 -0.18 | ms | | | | (VDD to output) | Refer to Turn-on (VDD) Time | - 40°C to +125°C | | | | ms | | t <sub>PD</sub> | Propagation delay | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Propagation Delay | 25°C | | 700 | | ps | | Q <sub>INJ</sub> | Charge injection | V <sub>D</sub> = 0 V, C <sub>L</sub> = 1 nF<br>Refer to Charge Injection | 25°C | | - 10 | | pC | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 100 kHz$<br>Refer to Off Isolation | 25°C | | - 75 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$<br>Refer to Off Isolation | 25°C | | - 55 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 100 kHz$<br>Refer to Crosstalk | 25°C | | - 117 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$<br>Refer to Crosstalk | 25°C | | - 106 | | dB | | BW | - 3dB Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$<br>Refer to Bandwidth | 25°C | | 40 | | MHz | | L | Insertion loss | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$ | 25°C | | - 0.18 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz Refer to ACPSRR | 25°C | | - 64 | | dB | | ΓHD+N | Total Harmonic Distortion + Noise | $V_{PP} = 15 \text{ V}, V_{BIAS} = 0 \text{ V}$ $R_L = 10 \text{ k}\Omega$ , $C_L = 5 \text{ pF}$ , $f = 20 \text{ Hz}$ to 20 kHz Refer to THD + Noise | 25°C | | 0.0005 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 33 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 48 | | pF | | C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | On capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 148 | | pF | ## 6.8 ±20 V Dual Supply: Electrical Characteristics $V_{DD}$ = +20 V ± 10%, $V_{SS}$ = -20 V ±10%, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +20 V, $V_{SS}$ = -20 V, $T_A$ = 25 $^{\circ}$ C (unless otherwise noted) | . , p | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------|------------------------|---------------------------------------------------------------------|------|------| | ANALOG | SWITCH | | | | | | | | | | V <sub>S</sub> = - 15 V to +15 V | 25°C | | 1.9 | 2.7 | Ω | | R <sub>ON</sub> | On-resistance | I <sub>D</sub> = - 10 mA | - 40°C to +85°C | | | 3.5 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | | 4.2 | Ω | | | | V <sub>S</sub> = - 15 V to +15 V | 25°C | | 0.04 | 0.22 | Ω | | $\Delta R_{ON}$ | On-resistance mismatch between channels | $I_D = -10 \text{ mA}$ | - 40°C to +85°C | | 0.28 0.3 0.3 0.75 0.9 1.2 0.009 0.05 1.5 4 24 0.1 2 8 44 0.1 2 5 29 | Ω | | | | J. T. | Refer to On-Resistance | - 40°C to +125°C | | | 0.3 | Ω | | | | V <sub>S</sub> = - 15 V to +15 V | 25°C | | 0.3 | 0.75 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | $I_S = -10 \text{ mA}$ | - 40°C to +85°C | | | 0.9 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | | 1.2 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 0 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | - 40°C to +125°C | | 0.009 | | Ω/°C | | | | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V | 25°C | - 1.5 | 0.05 | .1 2 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off $V_S = +15 \text{ V} / -15 \text{ V}$ | - 40°C to +85°C | - 4 | | 4 | nA | | 3(011) | J | V <sub>D</sub> = -15 V / +15 V<br>Refer to Off-Leakage Current | - 40°C to +125°C | - 24 | 0.04<br>0.3<br>0.009<br>0.05 | 24 | nA | | | Drain off leakage current <sup>(1)</sup> | $V_{DD} = 22 \text{ V}, V_{SS} = -22 \text{ V}$<br>Switch state is off<br>$V_{S} = +15 \text{ V} / -15 \text{ V}$ | 25°C | - 2 | 0.1 | 2 | nA | | I <sub>D(OFF)</sub> | | | - 40°C to +85°C | - 8 | | 8 | nA | | ·b(OFF) | Jam on journage out on | V <sub>D</sub> = -15 V / +15 V<br>Refer to Off-Leakage Current | - 40°C to +125°C | 25°C - 8 | 44 | nA | | | | | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V | 25°C | - 2 | 0.1 | 2 | nA | | $I_{S(ON)}$ $I_{D(ON)}$ | Channel on leakage current(2) | Switch state is on $V_S = V_D = \pm 15 \text{ V}$ | - 40°C to +85°C | - 2 0.1<br>- 8<br>- 44 | 5 | nA | | | ·D(ON) | | Refer to On-Leakage Current | - 40°C to +125°C | - 29 | | 29 | nA | | LOGIC INF | PUTS (SEL / EN pins) | <u>'</u> | <u>'</u> | | | | | | V <sub>IH</sub> | Logic voltage high | | - 40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | - 40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | - 40°C to +125°C | | 0.005 | 1 | μΑ | | I <sub>IL</sub> | Input leakage current | | - 40°C to +125°C | - 1 | - 0.005 | | μΑ | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | 3 | | pF | | POWER S | UPPLY | | - | | | | | | | | | 25°C | | 34 | 44 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current | $V_{DD}$ = 22 V, $V_{SS}$ = -22 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | - 40°C to +85°C | | | 50 | μΑ | | | | gp 2 0, 0 0, 0. 0 <sub>D</sub> | - 40°C to +125°C | | | 65 | μA | | | | | 25°C | | 4 | 9 | μA | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD}$ = 22 V, $V_{SS}$ = -22 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | - 40°C to +85°C | | | 12 | μA | | | | 3 | - 40°C to +125°C | | | 25 | μA | <sup>(1)</sup> When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. Submit Document Feedback When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. # 6.9 ±20 V Dual Supply: Switching Characteristics $V_{DD}$ = +20 V ± 10%, $V_{SS}$ = -20 V ±10%, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +20 V, $V_{SS}$ = -20 V, $T_A$ = 25 $^{\circ}$ C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN TYP | MAX | UNIT | |-------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------|-----|------| | | | V <sub>S</sub> = 10 V | 25°C | 110 | 175 | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | 190 | ns | | | | Refer to Transition Time | - 40°C to +125°C | | 205 | ns | | | | V <sub>S</sub> = 10 V | 25°C | 110 | 170 | ns | | t <sub>ON (EN)</sub> | Turn-on time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | 185 | ns | | | | Refer to Turn-on and Turn-off Time | - 40°C to +125°C | | 200 | ns | | | | V <sub>S</sub> = 10 V | 25°C | 90 | 180 | ns | | t <sub>OFF (EN)</sub> | Turn-off time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | 190 | ns | | | | Refer to Turn-on and Turn-off Time | - 40°C to +125°C | | 200 | ns | | | | V <sub>S</sub> = 10 V, | 25°C | 55 | | ns | | t <sub>BBM</sub> | Break-before-make time delay | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | 1 | | ns | | | | Refer to Break-Before-Make | - 40°C to +125°C | 1 | | ns | | | | V <sub>DD</sub> rise time = 100 ns | 25°C | 0.18 | | ms | | T <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | 0.2 | | ms | | | (VDB to surput) | Refer to Turn-on (VDD) Time | - 40°C to +125°C | 0.2 | | ms | | t <sub>PD</sub> | Propagation delay | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Propagation Delay | 25°C | 715 | | ps | | Q <sub>INJ</sub> | Charge injection | V <sub>D</sub> = 0 V, C <sub>L</sub> = 1 nF<br>Refer to Charge Injection | | | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L$ = 50 $_{\Omega}$ , $C_L$ = 5 pF $$V_S$ = 0 V, f = 100 kHz $$\rm Refer\ to\ Off\ Isolation$ | | - 75 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$<br>Refer to Off Isolation | 25°C | - 55 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 100 kHz$<br>Refer to Crosstalk | 25°C | - 117 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$<br>Refer to Crosstalk | 25°C | - 106 | | dB | | BW | - 3 dB Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ ,<br>Refer to Bandwidth | 25°C | 38 | | MHz | | IL | Insertion loss | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$ | 25°C | - 0.16 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz Refer to ACPSRR | 25°C | - 63 | | dB | | THD+N | Total Harmonic Distortion + Noise | $\begin{split} &V_{PP}=20 \text{ V, } V_{BIAS}=0 \text{ V} \\ &R_L=10 \text{ k}\Omega \text{ , } C_L=5 \text{ pF,} \\ &f=20 \text{ Hz to } 20 \text{ kHz} \\ &\text{Refer to THD} + \text{Noise} \end{split}$ | 25°C | 0.0005 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | 32 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | 45 | | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | 146 | | pF | ## 6.10 44 V Single Supply: Electrical Characteristics $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, $T_A$ = 25 $^{\circ}$ C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------|------------------|------|---------|------|------| | ANALOG | SWITCH | <u>'</u> | | | | | | | | | V <sub>S</sub> = 0 V to 40 V | 25°C | | 2.2 | 2.8 | Ω | | R <sub>ON</sub> | On-resistance | I <sub>D</sub> = - 10 mA | - 40°C to +85°C | | | 3.6 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | | 4.2 | Ω | | | | V <sub>S</sub> = 0 V to 40 V | 25°C | | 0.1 | 0.2 | Ω | | $\Delta R_{ON}$ | On-resistance mismatch between channels | I <sub>D</sub> = - 10 mA | - 40°C to +85°C | | | 0.3 | Ω | | | ondrinois | Refer to On-Resistance | - 40°C to +125°C | | | 0.35 | Ω | | | | V <sub>S</sub> = 0 V to 40 V | 25°C | | 0.2 | 1 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | $I_{D} = -10 \text{ mA}$ | - 40°C to +85°C | | | 1.3 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | | 1.5 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 22 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | - 40°C to +125°C | | 0.008 | | Ω/°C | | | | V <sub>DD</sub> = 44 V, V <sub>SS</sub> = 0 V | 25°C | - 5 | 0.05 | 5 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = 40 V / 1 V | - 40°C to +85°C | - 10 | | 10 | nA | | | | V <sub>D</sub> = 1 V / 40 V<br>Refer to Off-Leakage Current | - 40°C to +125°C | - 35 | | 35 | nA | | | Drain off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 44 V, V <sub>SS</sub> = 0 V | 25°C | - 8 | 0.05 | 8 | nA | | I <sub>D(OFF)</sub> | | Switch state is off V <sub>S</sub> = 40 V / 1 V | - 40°C to +85°C | - 12 | | 12 | nA | | (- , | | V <sub>D</sub> = 1 V / 40 V<br>Refer to Off-Leakage Current | - 40°C to +125°C | - 70 | | 70 | nA | | | | V <sub>DD</sub> = 44 V, V <sub>SS</sub> = 0 V | 25°C | - 8 | 0.05 | 8 | nA | | I <sub>S(ON)</sub><br>I <sub>D(ON)</sub> | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = 40 \text{ V or } 1 \text{ V}$ | - 40°C to +85°C | - 10 | | 10 | nA | | -D(ON) | | Refer to On-Leakage Current | - 40°C to +125°C | - 45 | | 45 | nA | | LOGIC INF | PUTS (SEL / EN pins) | | | | | | | | V <sub>IH</sub> | Logic voltage high | | - 40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | - 40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | - 40°C to +125°C | | 0.005 | 1 | μΑ | | I <sub>IL</sub> | Input leakage current | | - 40°C to +125°C | - 1 | - 0.005 | | μA | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | 3 | | pF | | POWER S | UPPLY | • | | | , | | | | | | | 25°C | | 17 | 50 | μΑ | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD}$ = 44 V, $V_{SS}$ = 0 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | - 40°C to +85°C | | | 60 | μA | | | | | - 40°C to +125°C | | | 75 | μΑ | Submit Document Feedback <sup>(1)</sup> When V<sub>S</sub> is 40 V, V<sub>D</sub> is 1 V, or when V<sub>S</sub> is 1 V, V<sub>D</sub> is 40 V. (2) When V<sub>S</sub> is at a voltage potential, V<sub>D</sub> is floating, or when V<sub>D</sub> is at a voltage potential, V<sub>S</sub> is floating. ## 6.11 44 V Single Supply: Switching Characteristics $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, $T_A$ = 25 $^{\circ}$ C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |--------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------------|------|--------|-----|------| | | | V <sub>S</sub> = 18 V | 25°C | | 120 | 175 | ns | | TRAN | Transition time from control input | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 190 | ns | | | | Refer to Transition Time | - 40°C to +125°C | | | 205 | ns | | | | V <sub>S</sub> = 18 V | 25°C | | 120 | 168 | ns | | t <sub>ON (EN)</sub> | Turn-on time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 185 | ns | | | | Refer to Turn-on and Turn-off Time | - 40°C to +125°C | | | 195 | ns | | | | V <sub>S</sub> = 18 V | 25°C | | 120 | 180 | ns | | OFF (EN) | Turn-off time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 200 | ns | | | | Refer to Turn-on and Turn-off Time | - 40°C to +125°C | | | 205 | ns | | | | V <sub>S</sub> = 18 V, | 25°C | | 45 | | ns | | ВВМ | Break-before-make time delay | $R_1 = 300 \Omega$ , $C_1 = 35 pF$ | - 40°C to +85°C | 1 | | | ns | | | | Refer to Break-Before-Make | - 40°C to +125°C | 1 | | | ns | | | | V <sub>DD</sub> rise time = 1 μs | 25°C | | 0.15 | | ms | | T <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | 0.17 | | ms | | | | Refer to Turn-on (VDD) Time | - 40°C to +125°C | | 0.17 | | ms | | t <sub>PD</sub> | Propagation delay | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Propagation Delay | 25°C | | 930 | | ps | | Q <sub>INJ</sub> | Charge injection | V <sub>D</sub> = 22 V, C <sub>L</sub> = 1 nF<br>Refer to Charge Injection | 25°C | | - 16 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 100 kHz$<br>Refer to Off Isolation | 25°C | - 75 | | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Off Isolation | 25°C | - 55 | | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 100 kHz$<br>Refer to Crosstalk | 25°C | | - 117 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Crosstalk | 25°C | | - 106 | | dB | | BW | - 3dB Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$<br>Refer to Bandwidth | 25°C | | 37 | | MHz | | l <sub>L</sub> | Insertion loss | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$ | 25°C | | - 0.18 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz Refer to ACPSRR | 25°C | - 60 | | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP}$ = 22 V, $V_{BIAS}$ = 22 V<br>$R_L$ = 10 k $\Omega$ , $C_L$ = 5 pF,<br>f = 20 Hz to 20 kHz<br>Refer to THD + Noise | | | 0.0004 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 34 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 48 | | pF | | C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | On capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 146 | | pF | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback ## 6.12 12 V Single Supply: Electrical Characteristics $V_{DD}$ = +12 V ± 10%, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +12 V, $V_{SS}$ = 0 V, $T_A$ = 25 $^{\circ}$ C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | T <sub>A</sub> MIN | | | UNIT | |-------------------------|-------------------------------------------|---------------------------------------------------------------------------|------------------|--------------------|---------|------|------| | ANALOG | SWITCH | <u>'</u> | | | | | | | | | V <sub>S</sub> = 0 V to 10 V | 25°C | | 4.6 | 6 | Ω | | R <sub>ON</sub> | On-resistance | I <sub>D</sub> = - 10 mA | - 40°C to +85°C | | | 7.5 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | | 8.4 | Ω | | | | V <sub>S</sub> = 0 V to 10 V | 25°C | | 0.08 | 0.2 | Ω | | $\Delta R_{ON}$ | On-resistance mismatch between channels | I <sub>D</sub> = - 10 mA | - 40°C to +85°C | | | 0.32 | Ω | | | Charineis | Refer to On-Resistance | - 40°C to +125°C | | | 0.35 | Ω | | | | V <sub>S</sub> = 0 V to 10 V | 25°C | | 1.2 | 2 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | $I_{S} = -10 \text{ mA}$ | - 40°C to +85°C | | | 2.2 | Ω | | | | Refer to On-Resistance | - 40°C to +125°C | | | 2.4 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 6 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | - 40°C to +125°C | | 0.017 | | Ω/°C | | | | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | - 0.5 | 0.05 | 0.5 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = 10 V / 1 V | - 40°C to +85°C | - 2 | | 2 | nA | | -() | | V <sub>D</sub> = 1 V / 10 V<br>Refer to Off-Leakage Current | - 40°C to +125°C | - 12 | | 12 | nA | | | Drain off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | - 0.5 | 0.05 | 0.5 | nA | | I <sub>D(OFF)</sub> | | Switch state is off<br>V <sub>S</sub> = 10 V / 1 V | - 40°C to +85°C | - 3 | | 3 | nA | | _(-,-, | | V <sub>D</sub> = 1 V / 10 V<br>Refer to Off-Leakage Current | - 40°C to +125°C | - 23 | | 23 | nA | | | | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | - 1.5 | 0.05 | 1.5 | nA | | $I_{S(ON)}$ $I_{D(ON)}$ | Channel on leakage current(2) | Switch state is on $V_S = V_D = 10 \text{ V or } 1 \text{ V}$ | - 40°C to +85°C | - 3 | | 3 | nA | | -D(ON) | | Refer to On-Leakage Current | - 40°C to +125°C | - 15 | | 15 | nA | | LOGIC INF | PUTS (SEL / EN pins) | | | | | | | | V <sub>IH</sub> | Logic voltage high | | - 40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | - 40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | - 40°C to +125°C | | 0.005 | 1 | μΑ | | I <sub>IL</sub> | Input leakage current | | - 40°C to +125°C | - 1 | - 0.005 | | μA | | C <sub>IN</sub> | Logic input capacitance | | - 40°C to +125°C | | 3 | | pF | | POWER S | UPPLY | | | • | | | | | | | | 25°C | | 10 | 35 | μA | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD}$ = 13.2 V, $V_{SS}$ = 0 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | - 40°C to +85°C | | | 45 | μΑ | | | | 3 | - 40°C to +125°C | | | 55 | μΑ | Product Folder Links: TMUX7219 Submit Document Feedback <sup>(1)</sup> When V<sub>S</sub> is 10 V, V<sub>D</sub> is 1 V, or when V<sub>S</sub> is 1 V, V<sub>D</sub> is 10 V. (2) When V<sub>S</sub> is at a voltage potential, V<sub>D</sub> is floating, or when V<sub>D</sub> is at a voltage potential, V<sub>S</sub> is floating. ## 6.13 12 V Single Supply: Switching Characteristics $V_{DD}$ = +12 V ± 10%, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +12 V, $V_{SS}$ = 0 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP N | AX | UNIT | |--------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------|-------|-------|-----|------| | | | V <sub>S</sub> = 8 V | 25°C | | 180 | 185 | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 215 | ns | | | | Refer to Transition Time | - 40°C to +125°C | | | 235 | ns | | | | V <sub>S</sub> = 8 V | 25°C | | 120 | 180 | ns | | t <sub>ON (EN)</sub> | Turn-on time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 210 | ns | | | | Refer to Turn-on and Turn-off Time | - 40°C to +125°C | | | 230 | ns | | | | V <sub>S</sub> = 8 V | 25°C | | 130 | 210 | ns | | t <sub>OFF (EN)</sub> | Turn-off time from enable | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | | 235 | ns | | | | Refer to Turn-on and Turn-off Time | - 40°C to +125°C | | | 250 | ns | | | | V <sub>S</sub> = 8 V, | 25°C | | 40 | | ns | | t <sub>BBM</sub> | Break-before-make time delay | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | 1 | | | ns | | | | Refer to Break-Before-Make | - 40°C to +125°C | 1 | | | ns | | | | V <sub>DD</sub> rise time = 100 ns | 25°C | | 0.19 | | ms | | T <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega$ , $C_L = 35 pF$ | - 40°C to +85°C | | 0.2 | | ms | | | (TDD to earpary | Refer to Turn-on (VDD) Time | - 40°C to +125°C | | 0.2 | | ms | | t <sub>PD</sub> | Propagation delay | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Propagation Delay $25^{\circ}C$ 740 | | | 740 | | ps | | Q <sub>INJ</sub> | Charge injection | V <sub>D</sub> = 6 V, C <sub>L</sub> = 1 nF<br>Refer to Charge Injection | 25°C | | - 6 | | pC | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 100 kHz$<br>Refer to Off Isolation | 25°C | | - 75 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Off Isolation | 25°C - 55 | | - 55 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 100 kHz$ 25°C - 1°<br>Refer to Crosstalk | | - 117 | | dB | | | X <sub>TALK</sub> | Crosstalk | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 6 V, f = 1 MHz<br>Refer to Crosstalk | 25°C | | - 106 | | dB | | BW | - 3 dB Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$<br>Refer to Bandwidth | 25°C | | 42 | | MHz | | IL | Insertion loss | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 6 V, f = 1 MHz | 25°C | | - 0.3 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz Refer to ACPSRR | 25°C | - 65 | | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP}=6~V,~V_{BIAS}=6~V$ $R_L=10~k~\Omega$ , $C_L=5~pF$ , $f=20~Hz~to~20~kHz$ Refer to THD + Noise | | 0. | .0009 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 38 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 56 | | pF | | C <sub>S(ON)</sub> ,<br>C <sub>D(ON)</sub> | On capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | | 150 | | pF | ## **6.14 Typical Characteristics** at $T_A = 25$ °C Submit Document Feedback at T<sub>A</sub> = 25°C ## 7 Parameter Measurement Information #### 7.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. 87-1 shows the measurement setup used to measure $R_{ON}$ . Voltage (V) and current ( $I_{SD}$ ) are measured using the following setup, where $R_{ON}$ is computed as $R_{ON} = V / I_{SD}$ : 图 7-1. On-Resistance ## 7.2 Off-Leakage Current There are two types of leakage currents associated with a switch during the off state: - 1. Source off-leakage current. - 2. Drain off-leakage current. Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol $I_{D(OFF)}$ . 图 7-2 shows the setup used to measure both off-leakage currents. 图 7-2. Off-Leakage Measurement Setup Submit Document Feedback ## 7.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. $\boxed{8}$ 7-3 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . 图 7-3. On-Leakage Measurement Setup #### 7.4 Transition Time Transition time is defined as the time taken by the output of the device to rise or fall 90% after the address signal has risen or fallen past the logic threshold. The 90% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. $\[mathbb{R}\]$ 7-4 shows the setup used to measure transition time, denoted by the symbol $t_{TRANSITION}$ . 图 7-4. Transition-Time Measurement Setup Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback ## 7.5 t<sub>ON(EN)</sub> and t<sub>OFF(EN)</sub> Turn-on time is defined as the time taken by the output of the device to rise to 90% after the enable has risen past the logic threshold. The 90% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. $\boxed{8}$ 7-5 shows the setup used to measure turn-on time, denoted by the symbol $t_{ON(EN)}$ . Turn-off time is defined as the time taken by the output of the device to fall to 10% after the enable has fallen past the logic threshold. The 10% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. $\boxed{8}$ 7-5 shows the setup used to measure turn-off time, denoted by the symbol $t_{OFF(EN)}$ . 图 7-5. Turn-On and Turn-Off Time Measurement Setup #### 7.6 Break-Before-Make Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. 876 Shows the setup used to measure break-before-make delay, denoted by the symbol 100 to 100 to 100 shows the setup used to measure break-before-make delay. 图 7-6. Break-Before-Make Delay Measurement Setup Submit Document Feedback ## 7.7 t<sub>ON (VDD)</sub> Time 图 7-7. t<sub>ON (VDD)</sub> Time Measurement Setup ## 7.8 Propagation Delay Propagation delay is defined as the time taken by the output of the device to rise or fall 50% after the input signal has risen or fallen past the 50% threshold. 87-8 shows the setup used to measure propagation delay, denoted by the symbol $t_{PD}$ . 图 7-8. Propagation Delay Measurement Setup ## 7.9 Charge Injection The TMUX7219 has a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_C$ . 87-9 shows the setup used to measure charge injection from source (Sx) to drain (D). 图 7-9. Charge-Injection Measurement Setup #### 7.10 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. 87-10 shows the setup used to measure, and the equation used to calculate off isolation. 图 7-10. Off Isolation Measurement Setup Submit Document Feedback #### 7.11 Crosstalk Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. 27-11 shows the setup used to measure, and the equation used to calculate crosstalk. 图 7-11. Crosstalk Measurement Setup #### 7.12 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. 7-12 shows the setup used to measure bandwidth. 图 7-12. Bandwidth Measurement Setup Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 7.13 THD + Noise The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the mux output. The on-resistance of the device varies with the amplitude of the input signal and results in distortion when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as THD + N. 图 7-13. THD + N Measurement Setup ## 7.14 Power Supply Rejection Ratio (PSRR) PSRR measures the ability of a device to prevent noise and spurious signals that appear on the supply voltage pin from coupling to the output of the switch. The DC voltage on the device supply is modulated by a sine wave of 620 mV $_{\rm PP}$ . The ratio of the amplitude of signal on the output to the amplitude of the modulated signal is the ACPSRR. A high ratio represents a high degree of tolerance to supply rail variation. This helps stabilize the supply and immediately filter as much of the supply noise as possible. $PSRR = 20 \times Log \frac{V_{OUT}}{V_{IN}}$ 图 7-14. ACPSRR Measurement Setup ## 8 Detailed Description #### 8.1 Overview The TMUX7219 is a 2:1, 1-channel switch. Each input is turned on or turned off based on the state of the select line and enable pin. #### 8.2 Functional Block Diagram The following figure shows the functional block diagram of the TMUX7219. #### 8.3 Feature Description ### 8.3.1 Bidirectional Operation The TMUX7219 conducts equally well from source (Sx) to drain (D) or from drain (D) to source (Sx). Each channel has very similar characteristics in both directions and supports both analog and digital signals. #### 8.3.2 Rail-to-Rail Operation The valid signal path input and output voltage for TMUX7219 ranges from $V_{SS}$ to $V_{DD}$ . ### 8.3.3 1.8 V Logic Compatible Inputs The TMUX7219 has 1.8 V logic compatible control for all logic control inputs. 1.8 V logic level inputs allows the device to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. For more information on 1.8 V logic implementations refer to Simplifying Design with 1.8 V logic Muxes and Switches. #### 8.3.4 Integrated Pull-Up and Pull-Down Resistor on Logic Pins The TMUX7219 has internal weak pull-up and pull-down resistors to GND to ensure the logic pins are not left floating. The value of this pull-down resistor is approximately 4 M $\Omega$ , but is clamped to about 1 $\mu$ A at higher voltages. The EN pin integrates a pull-up resistor to $V_{DD}$ and the SEL pin integrates a pull-down resistor. This feature integrates up to two external components and reduces system size and cost. ### 8.3.5 Fail-Safe Logic The TMUX7219 supports Fail-Safe Logic on the control input pins (EN and SEL) allowing for operation up to 44 V above ground, regardless of the state of the supply pins. This feature allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the logic input pins of the TMUX7219 to be ramped to +44 V while $V_{DD}$ and $V_{SS}$ = 0 V. The logic control inputs are protected against positive faults of up to +44 V in powered-off condition, but do not offer protection against negative overvoltage conditions. #### 8.3.6 Latch-Up Immune Latch-up is a condition where a low impedance path is created between a supply pin and ground. This condition is caused by a trigger (current injection or overvoltage), but once activated, the low impedance path remains even after the trigger is no longer present. This low impedance path may cause system upset or catastrophic damage due to excessive current levels. The latch-up condition typically requires a power cycle to eliminate the low impedance path. The TMUX72xx family of devices are constructed on Silicon on Insulator (SOI) based process where an oxide layer is added between the PMOS and NMOS transistor of each CMOS switch to prevent parasitic structures from forming. The oxide layer is also known as an insulating trench and prevents triggering of latch up events due to overvoltage or current injections. The latch-up immunity feature allows the TMUX72xx family of switches and multiplexers to be used in harsh environments. For more information on latch-up immunity refer to *Using Latch Up Immune Multiplexers to Help Improve System Reliability*. ## 8.3.7 Ultra-Low Charge Injection 8-1 shows how the TMUX7219 has a transmission gate topology. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed. 图 8-1. Transmission Gate Topology The TMUX7219 contains specialized architecture to reduce charge injection on the source (Sx). To further reduce charge injection in a sensitive application, a compensation capacitor (Cp) can be added on the drain (D). This will ensure that excess charge from the switch transition will be pushed into the compensation capacitor on the drain (D) instead of the source (Sx). As a general rule, Cp should be 20× larger than the equivalent load capacitance on the source (Sx). 8-2 shows charge injection variation with source voltage with different compensation capacitors on the drain side. 图 8-2. Charge Injection Compensation Submit Document Feedback #### 8.4 Device Functional Modes When the EN pin of the TMUX7219 is pulled high, one of the switches is closed based on the state of the SEL pin. When the EN pin is pulled low, both of the switches are in an open state regardless of the state of the SEL pin. The control pins can be as high as 44 V. The TMUX7219 can operate without any external components except for the supply decoupling capacitors. The EN pin has an internal pull-up resistor of 4 M $\Omega$ , and SEL pin has internal pull-down resistor of 4 M $\Omega$ . If unused, EN pin must be tied to V<sub>DD</sub> and SEL pin must be tied to GND to ensure the device does not consume additional current as highlighted in *Implications of Slow or Floating CMOS Inputs*. Unused signal path inputs (S1, S2, or D) should be connected to GND. #### 8.5 Truth Tables 表 8-1 show the truth tables for the TMUX7219. 表 8-1. TMUX7219 Truth Table | EN | SEL | Selected Source Connected To Drain (D) Pin | |----|------------------|--------------------------------------------| | 0 | X <sup>(1)</sup> | All sources are off (HI-Z) | | 1 | 0 | S1 | | 1 | 1 | S2 | (1) X denotes do not care. ## 9 Application and Implementation ### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ## 9.1 Application Information TMUX7219 is part of the precision switches and multiplexers family of devices. TMUX7219 offers low RON, low on and off leakage currents, and ultra-low charge injection performance. These properties make TMUX7219 ideal for implementing high precision industrial systems requiring selection of one of two inputs or outputs. ### 9.2 Typical Applications #### 9.2.1 Power Amplifier Gate Driver One application of the TMUX7219 is for input control of a power amplifier gate driver. Utilizing a switch allows a system to control when the DAC is connected to the power amplifier, and can stop biasing the power amplifier by switching the gate to $V_{SS}$ . The wide dual supply range of $\pm 4.5$ V to $\pm 22$ V allows the switch to work with GaN power amplifiers and the wide single supply range 4.5 V to 44 V works well with LDMOS power amplifiers. 图 9-1. Power Amplifier Gate Driver #### 9.2.1.1 Design Requirements For this design example, use the parameters listed in 表 9-1. 表 9-1. Design Parameters | PARAMETERS | VALUES | | | | | | | |---------------------------|--------------------------------------------|--------------------------------------------|--|--|--|--|--| | PARAMETERS | GAN Application | LDMOS Application | | | | | | | Supply (V <sub>DD</sub> ) | 8 V | 5 V | | | | | | | Supply (V <sub>SS</sub> ) | −12 V | 0 V | | | | | | | MUX I/O signal range | −12 V to 8 V (Rail-to-Rail) | 0 V to 5 V (Rail-to-Rail) | | | | | | | Control logic thresholds | 1.8 V compatiable (up to V <sub>DD</sub> ) | 1.8 V compatiable (up to V <sub>DD</sub> ) | | | | | | | EN | EN pulled high to enable the switch | EN pulled high to enable the switch | | | | | | Product Folder Links: TMUX7219 #### 9.2.1.2 Detailed Design Procedure ## 9.2.1.3 Application Curve The low on and off leakage currents of TMUX7219 and ultra-low charge injection performance make this device ideal for implementing high precision industrial systems. The TMUX7219 contains specialized architecture to reduce charge injection on the source (Sx) (see 节 8.3.7 for more details). 图 9-2 shows the plot for the charge injection versus source voltage for the TMUX7219. 图 9-2. Charge Injection vs Source Voltage #### 9.2.2 Ultrasonic Sensing Gas Meter Another application of the TMUX7219 is in the ultrasonic sensing gas meter. Ultrasonic sensing of gas flow uses the time of flight (ToF) of an ultrasonic wave and its dependency and behavior in the medium using two transducer pairs for upstream and downstream paths. 9-3 shows a circuit example utilizing the MSP430FR6043 MCU, high voltage low distortion operational amplifiers (THS3091), along with TMUX7219, 2:1 precision switches. The TMUX7219 are needed to select the Rx and Tx path of the transducer. The TMUX7219 offers low on-state resistance and causes a very low signal distortion. The break-before-make feature allows transferring of a signal from one port to another, with a minimal signal distortion. This device also offers a low charge injection which makes this device suitable for high-performance audio and data acquisition systems. 图 9-3. Ultrasonic Sensing Gas Meter System #### 9.2.2.1 Design Requirements For this design example, use the parameters listed in 表 9-2. **PARAMETERS VALUES** Supply (V<sub>DD</sub>) 15 V Supply (V<sub>SS</sub>) -15 V MUX I/O signal range -15 V to 15 V (Rail-to-Rail) 1.8 V compatiable (up to V<sub>DD</sub>) Control logic thresholds EN pulled high to enable the switch ΕN Zero-flow drift (ZFD) ±250 ps (typical) Single-shot standard deviation (STD) <500 ps 表 9-2. Design Parameters #### 9.2.2.2 Detailed Design Procedure The TMUX7219 can operate without any external components except for the supply decoupling capacitors. All inputs passing through the switch must fall within the recommended operating conditions of the TMUX7219, including signal range and continuous current. For this design with a positive supply of 15 V on $V_{DD}$ and negative supply of -15 V on $V_{SS}$ , the signal range can be -15 V to +15 V and the maximum continuous current can be up to 440 mA, as shown in the *Recommended Operating Conditions*, for a wide-range current measurement. The TMUX7219 device is a bidirectional, single-pole double-throw (SPDT) switch that offers low on-resistance, low leakage, and low power. These features make this device suitable for portable and power sensitive applications such as ultrasonic gas metering systems. For a more detailed analysis of the ultrasonic flow transmitter system, refer to the reference design. Submit Document Feedback ## 9.2.2.3 Application Curve The TMUX7219 is capable of switching signals with minimal distortion because of the ultra-low leakage currents and excellent on-resistance flatness. 9-4 shows how the on-resistance for the TMUX7219 varies with different supply voltages. 图 9-4. On-Resistance vs Source or Drain Voltage ## 10 Power Supply Recommendations The TMUX7219 operates across a wide supply range of $\pm 4.5$ V to $\pm 22$ V (4.5 V to 44 V in single-supply mode). The device also performs well with asymmetrical supplies such as $V_{DD} = 12$ V and $V_{SS} = -5$ V. Power-supply bypassing improves noise margin and prevents switching noise propagation from the supply rails to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F at both the V<sub>DD</sub> and V<sub>SS</sub> pins to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground and power planes. Always ensure the ground (GND) connection is established before supplies are ramped. ### 11 Layout ## 11.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self-inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. 11-1 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. 图 11-1. Trace Example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. 图 11-2 and 图 11-3 show an example of a PCB layout with the TMUX7219. Some key considerations are as follows: - For reliable operation, connect a decoupling capacitor ranging from 0.1 μF to 10 μF between VDD/VSS and GND. We recommend a 0.1 μF and 1 μF capacitor, placing the lowest value capacitor as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the supply voltage. - · Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. - Using multiple vias in parallel will lower the overall inductance and is beneficial for connection to ground planes. Submit Document Feedback ## 11.2 Layout Example 图 11-2. TMUX7219DGK Layout Example 图 11-3. TMUX7219RQX Layout Example ## 12 Device and Documentation Support ## 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, Improve Stability Issues with Low CON Multiplexers application brief - · Texas Instruments, Improving Signal Measurement Accuracy in Automated Test Equipment application brief - Texas Instruments, Multiplexers and Signal Switches Glossary application report - · Texas Instruments, QFN/SON PCB Attachment application report - · Texas Instruments, Quad Flatpack No-Lead Logic Packages application report - Texas Instruments, Simplifying Design with 1.8 V logic Muxes and Switches application brief - Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers application report - Texas Instruments, *True Differential, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit* application report - Texas Instruments, Ultrasonic sensing subsystem reference design for gas flow measurement reference design ## 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 12.4 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.6 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TMUX7219 www.ti.com 11-Nov-2022 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | PTMUX7219RQXR | ACTIVE | WSON | RQX | 8 | 2500 | TBD | Call TI | Call TI | -40 to 125 | | Samples | | TMUX7219DGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | X219 | Samples | | TMUX7219RQXR | ACTIVE | WSON | RQX | 8 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | H219 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. ## **PACKAGE OPTION ADDENDUM** www.ti.com 11-Nov-2022 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TMUX7219: Automotive : TMUX7219-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMUX7219DGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | I | TMUX7219DGKR | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | | PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) <sup>6.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. ## 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司