

### 1 Startup

The photo below shows the 24V output voltage startup waveform after the removal of ENABLE jumper J2. Vin = 48V, Iout = 0A. (Vout: 5V/DIV, Enable J2-1: 1V/DIV, 5mS/DIV)



The photo below shows the 24V output voltage startup waveform after the removal of ENABLE jumper J2. Vin = 48V, Iout = 12A. (Vout: 5V/DIV, Enable J2-1: 1V/DIV, 5mS/DIV)





## 2 Efficiency

The converter efficiency is shown in the figure below.



## PMP11494 REVA Test Results



## 3 Output Ripple Voltage

The output ripple voltage is shown in the figure below. The image was taken with the 24V output loaded to 15A and the input voltage set to 48V. (100mV/DIV, 5uS/DIV)





### 4 Load Transients

The photo below shows the 24V output voltage (ac coupled) when the load current is stepped between 6A and 12A. Vin = 48V. (200mV/DIV, 5A/DIV, 200uS/DIV)



The photo below shows the 24V output voltage (ac coupled) when the load current is stepped between 0A and 12A. Vin = 48V. (500mV/DIV, 5A/DIV, 200uS/DIV)





### 5 Switch Node Waveforms

The photo below shows the switch node voltage. The input voltage is 48V and the 24V output is loaded to 15A, BWL = 20MHz (10V/DIV, 2uS/DIV)



The photo below shows the switch node voltage. The input voltage is 48V and the 24V output is loaded to 15A, BWL = 500MHz (10V/DIV, 2uS/DIV)





# 6 Control Loop Gain / Stability

The plot below shows the converter's loop gain and phase margin for Vin = 48V.

 $\begin{array}{lll} \mbox{Iout} = 15 \mbox{A} & \mbox{Band Width} = 19.3 \mbox{KHz} & \mbox{Phase Margin} = 64 \mbox{ degrees} \\ \mbox{Iout} = 0 \mbox{A} & \mbox{Band Width} = 15.8 \mbox{KHz} & \mbox{Phase Margin} = 69 \mbox{ degrees} \\ \end{array}$ 





#### 7 Photo

The photo below shows the PMP11494 REVA evaluation board.





## 8 Thermal Image

The thermal image below shows operation at 48V input and 24V@12A output with no airflow.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated