# <sup>10/15/13</sup> PMP10092RevA Test Results



| 1  | Startup              |                                 |  |  |
|----|----------------------|---------------------------------|--|--|
| 2  | Sh                   | utdown                          |  |  |
| 3  | Efficiency           |                                 |  |  |
| 4  | Load Regulation      |                                 |  |  |
| 5  | 5 Line Regulation 10 |                                 |  |  |
| 6  | Rip                  | pple Voltage 11                 |  |  |
| 6  | .1                   | Output 11                       |  |  |
| 6  | .2                   | Input 13                        |  |  |
| 7  | Со                   | ntrol Loop Frequency Response14 |  |  |
| 8  | 8 Load Transients    |                                 |  |  |
| 9  | Mi                   | scellaneous Waveforms           |  |  |
| 9  | .1                   | 3V Input                        |  |  |
| 9  | .2                   | 4.5V Input 22                   |  |  |
| 9  | .3                   | 6V Input 26                     |  |  |
| 10 | -                    | Thermal Image                   |  |  |

#### Topology: Boost Device: LM5121





The measurements were done with additional airflow at 3Vin unless otherwise mentioned; The board is operational down to Vin 4.5V w/out bias power;

For operation at Vin 3V..4.5V a bias supply is needed to power Vcc in a range 9V..14V; For this test purposes the design simply has been powered out of Vout, means:

- startup needs input voltage >4.5V
- maximum input voltage <14V; at higher Vin the controller will be damaged

#### Furthermore:

Full load operation at Vin 3V needs a source that is able to drive >25Adc Limit continuous full load operation <60secs or use forced cooling 1m/s (200lfm)



## 1 Startup

The startup waveform is shown in the Figure 1. The input voltage was set at 4.5V, with 7A load at the output. Power supply was connected.



Figure 1

The startup waveform is shown in the Figure 2. The input voltage was set at 4.5V, with 7A load at the output. Power supply output enabled.





# <sup>10/15/13</sup> PMP10092RevA Test Results



The startup waveform is shown in the Figure 3. The input voltage was set at 6V, with 7A load at the output. Power supply was connected.



Figure 3

The startup waveform is shown in the Figure 3. The input voltage was set at 6V, with 7A load at the output. Power supply output enabled.



Figure 4



## 2 Shutdown

The shutdown waveform is shown in the Figure 5. The input voltage was set at 3V, with 7A load on the output. Power supply was disconnected.



Figure 5

The shutdown waveform is shown in the Figure 6. The input voltage was set at 3V, with 7A load on the output. Power supply output disabled.



Figure 6

# <sup>10/15/13</sup> PMP10092RevA Test Results



The shutdown waveform is shown in the Figure 7. The input voltage was set at 4.5V, with 7A load on the output. Power supply was disconnected.



#### Figure 7

The shutdown waveform is shown in the Figure 8. The input voltage was set at 4.5V, with 7A load on the output. Power supply output disabled.





# <sup>10/15/13</sup> PMP10092RevA Test Results



The shutdown waveform is shown in the Figure 9. The input voltage was set at 6V, with 7A load on the output. Power supply was disconnected.



#### Figure 9

The shutdown waveform is shown in the Figure 10. The input voltage was set at 6V, with 7A load on the output. Power supply output disabled.







## 3 Efficiency

The efficiency is shown in the Figure 11 below.



Figure 11



## 4 Load Regulation

The load regulation of the output is shown in the Figure 12 below.



Figure 12



## 5 Line Regulation

Line regulation at 7A output current is shown in Figure 13



Figure 13





| Figure | 14 |
|--------|----|
|--------|----|



## 6 Ripple Voltage

#### 6.1 Output

The output ripple voltage is shown in Figure 15. The image was taken with a 7A load and 3V, 4.5V and 6V at the input.





The output ripple voltage before filtering at L2 is shown in Figure 16. The image was taken with a 7A load 3V at the input.





# <sup>10/15/13</sup> PMP10092RevA Test Results



The output ripple voltage before filtering at L2 is shown in Figure 17. The image was taken with a 7A load 4.5V at the input.



Figure 17

The output ripple voltage before filtering at L2 is shown in Figure 18. The image was taken with a 7A load 6V at the input.







#### 6.2 Input

The input ripple voltage is shown in Figure 19. The image was taken with a 7A load 35V at the input.



Figure 19



## 7 Control Loop Frequency Response

Figure 20 shows the loop response with 7A load and 3V input.







Figure 21





Figure 22 shows the loop response with 7A load and 6V input.



Table 1 summarizes the results

|                        | 3V     | 4.5V   | 6V     |
|------------------------|--------|--------|--------|
| Bandwidth (kHz)        | 1.29   | 2.79   | 4.2    |
| Phasemargin            | 71°    | 90°    | 99°    |
| slope<br>(20dB/decade) | -0.96  | -0.87  | -0.808 |
|                        |        |        |        |
| gain margin (dB)       | -1.76  | -5.29  | -7.2   |
| slope<br>(20dB/decade) | +0.617 | +0.486 | +0.2   |
| freq (kHz)             | 45.5   | 49.6   | 55     |
| Table 1                |        |        |        |

Loop bandwidth drops by input voltage – see transient response:



## 8 Load Transients

The Figure 23 shows the response to load transients. The load is switching from 3.5A to 7A. The input voltage was set to 3.2V - the deviation is 3%



Figure 23

The Figure 24 shows the response to load transients. The load is switching from 3.5A to 7A. The input voltage was set to 4.5V – the deviation is below 3%





## <sup>10/15/13</sup> PMP10092RevA Test Results



The Figure 25 shows the response to load transients. The load is switching from 3.5A to 7A. The input voltage was set to 6V



Figure 25



## 9 Miscellaneous Waveforms

### 9.1 3V Input

#### 9.1.1 Switch node (Low Side FET)

With input voltage set to 3V and 7A lout results in the waveform shown in Figure 26





## 9.1.2 Gate of Low side MOS-FET

With input voltage set to 3V and 7A lout results in the waveform shown in Figure 27.





## 9.1.3 Hi Side MOS FET

The waveform is shown in Figure 28.(the same setup as above)



Figure 28



## 9.1.4 Hi Side MOS FET Gate

With input voltage set to 3V and 7A lout results in the waveform shown in Figure 29.





### 9.2 4.5V Input

### 9.2.1 Switch node (Low Side FET)

With input voltage set to 4.5V and 7A lout results in the waveform shown in Figure 30





## 9.2.2 Gate of Low side MOS-FET

With input voltage set to 4.5V and 7A lout results in the waveform shown in Figure 31.





## 9.2.3 Hi Side MOS FET

The waveform is shown in Figure 32.(the same setup as above)





## 9.2.4 Hi Side MOS FET Gate

With input voltage set to 4.5V and 7A lout results in the waveform shown in Figure 33.





### 9.3 6V Input

### 9.3.1 Switch node (Low Side FET)

With input voltage set to 6V and 7A lout results in the waveform shown in Figure 34





## 9.3.2 Gate of Low side MOS-FET

With input voltage set to 6V and 7A lout results in the waveform shown in Figure 35.





## 9.3.3 Hi Side MOS FET

The waveform is shown in Figure 36 (the same setup as above)





## 9.3.4 Hi Side MOS FET Gate

With input voltage set to 6V and 7A lout results in the waveform shown in Figure 37.



Figure 37



## **10 Thermal Image**

Figure 38 shows the thermal image at 6V input and 7A output (no additional airflow)





| Name | Temperature |  |
|------|-------------|--|
| R2   | 49.1°C      |  |
| Q2   | 48.0°C      |  |
| Q3   | 49.1°C      |  |
| D4   | 48.6°C      |  |
|      |             |  |

#### Table 2

Figure 39 shows the thermal image at 4.5V input and 7A output (no additional airflow)



| Figure 39 |
|-----------|
|-----------|

| Name    | Temperature |
|---------|-------------|
| Q2      | 61.3°C      |
| Q3      | 59.5°C      |
| D4      | 57.6°C      |
| R2      | 60.1°C      |
| Table 2 |             |

## <sup>10/15/13</sup> PMP10092RevA Test Results



Figure 40 shows the thermal image at 3V input and 7A output (no additional airflow)



Figure 40

| Name | Temperature |
|------|-------------|
| Q2   | 120.1°C     |
| R2   | 115.6°C     |
| Q3   | 101.6°C     |
| D4   | 98.1°C      |
|      |             |

#### Table 4

Figure 40 shows the thermal image at 3V input and 7A output (with additional airflow)



Figure 41

| Name    | Temperature |
|---------|-------------|
| R2      | 67.8°C      |
| Q2      | 64.8°C      |
| Q3      | 54.3°C      |
| Table 5 |             |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated