# Technical Article **Power Tips: Voltage Mode or Current Mode?**



### Robert Taylor

There are two types of fixed-frequency pulse-width modulation (PWM) control: voltage mode (VM) and current mode (CM). Figure 1 shows a diagram that explains both control types. This simple block diagram is very useful in understanding the different parts of the loop.



Figure 1. Block Diagram of a Fixed-frequency PWM-controlled Power Supply

One of the major differences between VM and CM is the ramp that inputs to the PWM comparator. In VM, this ramp is a sawtooth waveform generated inside the PWM controller. In CM, the ramp is generated proportionally to a measured current. This small difference in how the PWM signal is generated leads to major differences in the behavior of the control loop.

Consider a simple nonisolated buck converter. When using VM, the power stage will have a double-pole response related to the inductor value and output capacitor. When using the same power stage but implementing CM control, the response becomes a single pole related to the output capacitor and load resistance. This means that for VM and CM, you need different types of compensation.

Remember that CM control uses a ramp proportional to an actual current, so you must have some way to measure that current. Measuring the current and getting a clean signal is the most challenging part of CM control. The main issue is switching noise that the current-sense signal picks up. You can combat this noise problem in a number of ways. Leading-edge blanking basically ignores the first 50-100ns of the current-sense signal. This is effective, but causes issues with minimum on time and fault protection. Using a RC resistor and capacitor network to filter the signal is also an option, but you will again have issues with fault protection. So even though compensation is easier for CM control, it is not always the best choice.

How do you choose the method that might be right for you? Table 1 shows some trade-offs between the two methods.

1



|                           | VM control                                                                                                                                 | CM control                                                                                                                                                |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bridge topologies         | Requires a DC blocking cap to ensure that the<br>transformer does not build up DC current and saturate                                     | Balance is natural because of the current measurements                                                                                                    |
| Compensation              | Compensator design is more complex and will likely have to be type 3                                                                       | Reduces the order of the power-stage system to allow for<br>easier compensation, usually type 2                                                           |
| Current measurement       | Not required                                                                                                                               | Can be complicated based on which current needs to be<br>measured/will also impact efficiency                                                             |
| Current measurement noise | Not susceptible                                                                                                                            | Requires filtering, leading-edge blanking or other<br>methods for reducing switching jitter                                                               |
| Fault protection          | Requires extra circuitry                                                                                                                   | Easy to implement pulse-by-pulse current limit because<br>the current is already measured                                                                 |
| Frequency                 | Not affected                                                                                                                               | Because of noise, leading-edge blanking and filtering can<br>limit the high end of the switching frequency, reducing<br>minimum on time by at least 200ns |
| IC design                 | Easier because there is no current measurement required                                                                                    | More difficult due to current sensing                                                                                                                     |
| Isolated converters       | Can be used, but needs careful design and extra circuitry<br>for fault protection                                                          | Usually more suitable because of the desire to control the<br>primary peak current and provide fault protection                                           |
| Resonance (LC filter)     | Can cause stability problems                                                                                                               | Eliminated by CM                                                                                                                                          |
| Slope compensation        | Not required                                                                                                                               | Required to prevent subharmonic oscillations for duty<br>cycles greater then 50%; too much makes the supply<br>behave like VM control                     |
| Transient response        | Lower-output impedance can lead to better response                                                                                         | Could be worse than VM control                                                                                                                            |
| Voltage feed forward      | Needs extra circuitry (either external or internal to the IC)<br>to provide instantaneous duty-cycle changes for input-<br>voltage changes | Happens naturally because the inductor current ramp<br>increases as the input voltage increases                                                           |

#### Table 1. Advantages (Yellow) and Disadvantages (Blue) of VM and CM Control

Power Design Services has completed a number of TI Designs reference designs in both VM and CM:

- VM control PMP8962, PMP9559, PMP11140.
- CM control PMP9727, PMP10288, PMP10979, PMP10852, PMP10871, PMP9581\_REVB.

The choice between CM and VM control is not always easy or obvious, hopefully the topics discussed here will help you to make the right choice for your system.

#### **Additional Resources**

- For more information about CM vs. VM, see my Power Tips post on EETimes.
- Watch the Power Tips video series.
- Read more Power Tips blogs.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated