Migration Document

# TMS320C6201 (Revision 2.x) to TMS320C6201B (Revision 3.x)

REFERENCE GUIDE: SPRA450A

TMS320C6000 Digital Signal Processing

Digital Signal Processing Solutions September 1998



#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain application using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1998, Texas Instruments Incorporated

#### TRADEMARKS

TI is a trademark of Texas Instruments Incorporated.

Other brands and names are the property of their respective owners.

#### CONTACT INFORMATION

| US TMS320 HOTLINE | (281) 274-2320 |
|-------------------|----------------|
| US TMS320 FAX     | (281) 274-2324 |
| US TMS320 BBS     | (281) 274-2323 |
| US TMS320 email   | dsph@ti.com    |

# Contents

| Abstract            | 7 |
|---------------------|---|
| Product Support     | 8 |
| World Wide Web      | 8 |
| Email               | 8 |
| Core Voltage (CVdd) | 9 |
| Data Memory         | 9 |
| PLL Circuit.        |   |

| Figures                            |    |
|------------------------------------|----|
| Figure 1: TMS320C6201B PLL Circuit | 10 |

# TMS320C6201 (Revision 2.x) to TMS320C6201B (Revision 3.x)

#### Abstract

Samples of the Texas Instruments (TI<sup>™</sup>) TMS320C6201B DSP will be available in the second half of 1998, with volume production starting at the end of the year. The TMS320C6201B revision is manufactured using a 0.18-micron process compared to the currently available revision 2 that uses a 0.25-micron process. The use of a smaller process for the TMS320C6201B DSP will lead to significantly lower power dissipation as well as lower cost. The new data memory structure will allow simultaneous word accesses by both sides of the CPU and the DMA during a single cycle.

This document is intended to enable TMS320C6201 designers to anticipate the migration of their design to the TMS320C6201B and take advantage of the benefits of this revision.

The following lists the changes implemented by the TMS320C6201B compared to the TMS320C6201:

Core voltage changed from 2.5V to 1.8V

The new core architecture will be run at a lower voltage to provide less power consumption by the device.

Dual blocks of Internal Data Memory

64k-byte Data memory now divided into two 32K-byte blocks, with four 4K-byte banks per block.

Voltage input to PLLV changed to 3.3V

The PLL circuit will be powered by the I/O voltage supply, rather than by the core voltage supply.

# **Product Support**

#### World Wide Web

Our World Wide Web site at www.ti.com contains the most up to date product information, revisions, and additions. Users registering with TI&ME can build custom information pages and receive new product updates automatically via email.

#### Email

li)

For technical issues or clarification on switching products, please send a detailed email to dsph@ti.com. Questions receive prompt attention and are usually answered within one business day.



# Core Voltage (CVdd)

The voltage level of the 'C6201 core has been changed from 2.5V to 1.8V. A new process will be used to manufacture the revision 3 silicon, which will reduce the physical size of the architecture. This change will allow more space for additional memory and peripherals on the device, and will also allow for less power consumption.

To provide a forward-compatible design that will function correctly for both revision 2 and revision 3, the core power supply must be designed to allow for an output voltage of either 2.5V or 1.8V. This may be accomplished by providing jumpers on the board, which select biasing resistors or capacitors for a linear regulator, or by providing jumpers to select a binary input to a switching regulator.

## **Data Memory**

The internal data memory is now divided into two 32K-byte blocks, ranging from 0x80000000 to 0x80007FFF and from 0x80008000 to 0x80010000. With the division of the internal data memory into two blocks on revision 3 silicon, internal data may be accessed from different blocks without conflict, regardless of the banks accessed. Each block still contains four banks of 16-bit halfwords. Within a block the functionality is the same as on revision 2 silicon: both sides of the CPU (A or B) and the DMA may access different banks without conflict.

### PLL Circuit

A slight modification has been made to the external PLL filter circuit, which affects board design. The Voltage supply to the EMI filter will change from 2.5V (revision 2 CVdd) to 3.3V (DVdd). In order to facilitate this transition, a jumper should be place such that pin 1 of the EMI filter may connect to either power plane. On the 'C6201B an ESD protection diode exists internally between PLLV and DVdd (I/O power plane). Therefore the 3.3V supply used to power the PLL should be the same as that of the device I/O to ensure that they power up at the same time.

The filter component values are as of yet not defined for revision 3, and may differ from the revision 2 values. The PLL filter circuit is shown in Figure 1. Note that the frequency ranges differ from those of the 'C6201.

#### Figure 1: TMS320C6201B PLL Circuit

