

# NN325-Q1 Device Erratasheet

## 1 Revision History

✓ The check mark indicates that the issue is present in the specified revision.

| Errata Number | Rev H    |
|---------------|----------|
| BCL12         | ✓        |
| BCL16         | ✓        |
| CPU19         | ✓        |
| CPU45         | ✓        |
| EEM20         | ✓        |
| FLASH24       | ✓        |
| FLASH27       | ✓        |
| FLASH36       | ✓        |
| PORT10        | ✓        |
| SYS15         | ✓        |
| TA12          | ✓        |
| TA16          | ✓        |
| TA21          | ✓        |
| TAB22         | ✓        |
| TB2           | ✓        |
| TB16          | ✓        |
| TB24          | ✓        |
| USCI20        | ✓        |
| USCI21        | ✓        |
| USCI22        | ✓        |
| USCI23        | ✓        |
| USCI24        | ✓        |
| USCI25        | ✓        |
| USCI26        | ✓        |
| USCI27        | <b>√</b> |
| USCI30        | ✓        |
| USCI35        | ✓        |
| USCI40        |          |
| XOSC5         | ✓        |



Package Markings www.ti.com

## 2 Package Markings

## RHA40

## QFN (RHA), 40 Pin



## 3 Detailed Bug Description

#### BCL12 BCS Module

#### **Function**

Switching RSELx or modifying DCOCTL can cause DCO dead time or a complete DCO stop

#### Description

After switching RSELx bits (located in register BCSCTL1) from a value of >13 to a value of <12 OR from a value of <12 to a value of >13, the resulting clock delivered by the DCO can stop before the new clock frequency is applied. This dead time is approximately 20 us. In some instances, the DCO may completely stop, requiring a power cycle.

Furthermore, if all of the RSELx bits in the BSCTL1 register are set, modifying the DCOCTL register to change the DCOx or the MODx bits could also result in DCO dead time or DCO hang up.

#### Workaround

- When switching RSEL from >13 to <12, use an intermediate frequency step. The intermediate RSEL value should be 13.

| Current RSEL | Target RSEL | Recommended Transition Sequence                                 |  |
|--------------|-------------|-----------------------------------------------------------------|--|
| 15           | 14          | Switch directly to target RSEL                                  |  |
| 14 or 15     | 13          | Switch directly to target RSEL                                  |  |
| 14 or 15     | 0 to 12     | Switch to 13 first, and then to target RSEL (two step sequence) |  |
| 0 to 13      | 0 to 12     | Switch directly to target RSEL                                  |  |

#### AND

- When switching RSEL from <12 to >13 it's recommended to set RSEL to its default value first (RSEL = 7) before switching to the desired target frequency.

## AND

- In case RSEL is at 15 (highest setting) it's recommended to set RSEL to its default value first (RSEL = 7) before accessing DCOCTL to modify the DCOx and MODx bits. After the DCOCTL register modification the RSEL bits can be manipulated in an additional step.

In the majority of cases switching directly to intermediate RSEL steps as described above will prevent the occurrence of BCL12. However, a more reliable method can be implemented by changing the RSEL bits step by step in order to guarantee safe function without any dead time of the DCO.

Note that the 3-step clock startup sequence consisting of clearing DCOCTL, loading the BCSCTL1 target value, and finally loading the DCOCTL target value as suggested in the in the "TLV Structure" chapter of the MSP430x2xx Family User's Guide is not affected by BCL12 if (and only if) it is executed after a device reset (PUC) prior to any other modifications being made to BCSCTL1 since in this case RSEL still is at its default value of 7. However any further changes to the DCOx and MODx bits will require the consideration of the workaround outlined above.



BCL<sub>16</sub> **BCS Module** 

SMCLK clock source selection from XT1/VLO to DCO **Function** 

Description When the MCLK and the SMCLK do not use the DCO, the DCO is off. The DCO does

not start if the clock source for SMCLK is changed from XT1/VLO to DCO. As a result, the SMCLK remains high. Note: This is only true for SMCLK. The DCO starts if the clock

source of MCLK is set to DCO.

Set clock source of MCLK to DCO by either: Workaround

1)setting the selection bits SELMx of BCSCTL2 register to '00' or '01'.

OR

2) setting the OFIFG bit of IFG1 register. Note: This triggers the oscillator fault logic that

automatically starts the DCO. Reset the OFIFG bit to further use the XT1/VLO.

For both options, if the XT1/VLO is still required to source MCLK, revert the clock source

of MCLK back to XT1/VLO afterwards.

**CPU19 CPU Module** 

CPUOFF modification may result in unintentional register read **Function** 

If an instruction that modifies the CPUOFF bit in the Status Register is followed by an Description

> instruction with an indirect addressed operand (for example, MOV @R8, R9, RET, POP, POPM), an unintentional register read operation can occur during the wakeup of the

CPU. If the unintentional read occurs to a read sensitive register (for example,

UCB0RXBUF, TAIV), which changes its value or the value of other registers (IFGs), the

bug leads to lost interrupts or wrong register read values.

Insert a NOP instruction after each CPUOFF instruction. Workaround

OR

See the following table for compiler-specific fix implementation information.

Note that compilers implementing the fix may lead to double stack usage when

RET/RETA follows the compiler-inserted NOP.

| IDE/Compiler                                       | Version Number                    | Notes                                                                                                                                                |
|----------------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| IAR Embedded Workbench                             | IAR EW430 v6.20.1 until v6.40     | User is required to add the compiler or assembler flag option belowhw_workaround=nop_after_lpm                                                       |
| IAR Embedded Workbench                             | IAR EW430 v6.40 or later          | Workaround is automatically enabled                                                                                                                  |
| TI MSP430 Compiler Tools (Code<br>Composer Studio) | 15.12.0.LTS                       | User is required to add the compiler or assembler flag option belowsilicon_errata=CPU19                                                              |
| MSP430 GNU Compiler (MSP430-GCC)                   | MSP430-GCC 4.9 build 389 or later | User is required to add the compiler or assembler flag option belowmsilicon-errata=cpu19 -msilicon-errata-warn=cpu19 generates a warning in addition |
| MSP430 GNU Compiler (MSP430-GCC)                   | MSP430-GCC 5.x build 14 or later  | User is required to add the compiler or assembler flag option belowmsilicon-errata=cpu19 -msilicon-errata-warn=cpu19 generates a warning in addition |



| CPU45 CPU Module | • |
|------------------|---|
|                  |   |

Function CPU speed performance limitation

**Description**The CPU register contents may become unpredictable during CPU register operations if the device operates at minimum Vcc required for system speed performance above

4.15MHz under certain conditions. This is dependent on voltage and CPU clock (MCLK)

frequency and duty-cycle.

Workaround With respect to the system speed performance above 4.15MHz versus minimum

required Vcc

1. Increase Vcc by 200mV for DCO calibrated frequencies when sourced to MCLK

OR

2. Use internally divided clock for MCLK (BCSCTL2.DIVMx > 00)

OR

3. Use external clock with 50% positive duty cycle when sourced to MCLK

OR

4. Reduce LFXT1 (used in HF mode) or external clock frequency by 20% when sourced

to MCLK

OR

5. Reduce DCO speed by 20% when DCO is sourced to MCLK

EEM20 EEM Module

Function Debugger might clear interrupt flags

**Description** During debugging read-sensitive interrupt flags might be cleared as soon as the

debugger stops. This is valid in both single-stepping and free run modes.

Workaround None.



#### FLASH24

#### FLASH Module

#### **Function**

Write or erase emergency exit can cause failures

## Description

When a flash write or erase is abruptly terminated, the following flash accesses by the CPU may be unreliable resulting in erroneous code execution. The abrupt termination can be the result of one the following events:

1) The flash controller clock is configured to be sourced by an external crystal. An oscillator fault occurs thus stopping this clock abruptly.

or

2) The Emergency Exit bit (EMEX in FCTL3) when set forces a write or an erase operation to be terminated before normal completion.

or

3) The Enable Emergency Interrupt Exit bit (EEIEX in FCTL1) when set with GIE=1 can lead to an interrupt causing an emergency exit during a Flash operation.

## Workaround

1) Use the internal DCO as the flash controller clock provided from MCLK or SMCLK.

or

2) After setting EMEX = 1, wait for a sufficient amount of time before Flash is accessed again.

or

3) No Workaround. Do not use EEIEX bit.

#### FLASH27

#### **FLASH Module**

## **Function**

EEI feature can disrupt segment erase

## Description

When a flash segment erase operation is active with EEI feature selected (EEI=1 in FLCTL1) and GIE=0, the following can occur:

An interrupt event causes the flash erase to be stopped, and the flash controller expects an RETI to resume the erase. Because GIE=0, interrupts are not serviced and RETI will never happen.

## Workaround

1) Do not set bit EEI=1 when GIE=0.

or,

2) Force an RETI instruction during the erase operation during the check for BUSY=1 (FCLTL3).

Sample code:

MOV R5, 0(R5); Dummy write, erase segment LOOP: BIT #BUSY, &FCTL3; test busy bit

JMP SUB\_RETI; Force RETI instruction

JNZ LOOP; loop while BUSY=1

SUB RETI: PUSH SR

**RETI** 



## FLASH36 FLASH Module

Function Flash content may degrade due to aborted page erases

**Description** If a page erase is aborted by EEIEX, the flash page containing the last instruction before

erase operation will start to degrade. This effect is incremental and, after repetitions,

may lead to corrupted flash content.

Use the EEI (interrupted erasing) feature instead of EEIEX (abort erasing).

or

- A PSA checksum can be calculated over affected flash page using the marginal read mode (marginal 0). If PSA sum differs from expected PSA value the affected flash page has to be reprogrammed.

10

- Start flash erasing from RAM and limit system frequency to <1MHz (to ensure 6-us delay after EEIEX). If the last instruction before erasing is located in RAM, flash cell degradation does not occur.

## PORT10 PORT Module

Function Pull-up/down resistor selection when module pin function is selected

**Description** When the pull-up/down resistor for a certain port pin is enabled (PxREN.y=1) and the

module port pin function is selected (PxSEL.y=1), the pull-up/down resistor configuration of this pin is controlled by the respective module output signal (Module X OUT) instead

of the port output register (PxOUT.y).

**Workaround** None. Do not set PxSEL.y and PxREN.y at the same time.

SYS15 SYS Module

Function LPM3 and LPM4 currents exceed specified limits

**Description** LPM3 and LPM4 currents may exceed specified limits if the SMCLK source is switched

from DCO to VLO or LFXT1 just before the instruction to enter LPM3 or LPM4 mode.

Workaround After clock switching, a delay of at least four new clock cycles (VLO or LFXT1) must be

implemented to complete the clock synchronization before going into LPM3 or LPM4.

TA12 TIMER A Module

Function Interrupt is lost (slow ACLK)

**Description** Timer\_A counter is running with slow clock (external TACLK or ACLK)compared to

MCLK. The compare mode is selected for the capture/compare channel and the CCRx register is incremented by one with the occurring compare interrupt (if TAR = CCRx). Due to the fast MCLK the CCRx register increment (CCRx = CCRx+1) happens before the Timer\_A counter has incremented again. Therefore the next compare interrupt should happen at once with the next Timer\_A counter increment (if TAR = CCRx + 1).

This interrupt gets lost.

Workaround Switch capture/compare mode to capture mode before the CCRx register increment.

Switch back to compare mode afterwards.



TA16 TIMER\_A Module

**Function** First increment of TAR erroneous when IDx > 00

**Description** The first increment of TAR after any timer clear event (POR/TACLR) happens

immediately following the first positive edge of the selected clock source (INCLK, SMCLK, ACLK or TACLK). This is independent of the clock input divider settings (ID0, ID1). All following TAR increments are performed correctly with the selected IDx settings.

Workaround None

TA21 TIMER A Module

Function TAIFG Flag is erroneously set after Timer A restarts in Up Mode

Description

In Up Mode, the TAIFG flag should only be set when the timer counts from TACCR0 to zero. However, if the Timer A is stopped at TAR = TACCR0, then cleared (TAR=0) by setting the TACLR bit, and finally restarted in Up Mode, the next rising edge of the

TACLK will erroneously set the TAIFG flag.



Workaround None.

## TAB22 TIMER\_A/TIMER\_B Module

Function Timer\_A/Timer\_B register modification after Watchdog Timer PUC

**Description** Unwanted modification of the Timer\_A/Timer\_B registers TACTL/TBCTL and TAIV/TBIV

can occur when a PUC is generated by the Watchdog Timer(WDT) in Watchdog mode

and any Timer A/Timer B counter register TACCRx/TBCCRx is

incremented/decremented (Timer\_A/Timer\_B does not need to be running).

Workaround Initialize TACTL/TBCTL register after the reset occurs using a MOV instruction (BIS/BIC

may not fully initialize the register). TAIV/TBIV is automatically cleared following this

initialization.

Example code:

MOV.W #VAL, &TACTL

or

MOV.W #VAL. &TBCTL

Where, VAL=0, if Timer is not used in application otherwise, user defined per desired

function.



## TB2 TIMER\_B Module

Function Interrupt is lost (slow ACLK)

Description Timer\_B counter is running with slow clock (external TBCLK or ACLK) compared to

MCLK. The compare mode is selected for the capture/compare channel and the CCRx register is incremented by 1 with the occurring compare interrupt (if TBR = CCRx).

Due to the fast MCLK, the CCRx register increment (CCRx = CCRx + 1) happens before the Timer\_B counter has incremented again. Therefore, the next compare interrupt should happen at once with the next Timer\_B counter increment (if TBR = CCRx + 1).

This interrupt is lost.

Workaround Switch capture/compare mode to capture mode before the CCRx register increment.

Switch back to compare mode afterward.

TB16 TIMER B Module

Function First increment of TBR erroneous when IDx > 00

**Description** The first increment of TBR after any timer clear event (POR/TBCLR) happens

immediately following the first positive edge of the selected clock source (INCLK, SMCLK, ACLK, or TBCLK). This is independent of the clock input divider settings (ID0, ID1). All following TBR increments are performed correctly with the selected IDx settings.

Workaround None

TB24 TIMER B Module

**Function** TBIFG Flag is erroneously set after Timer B restarts in Up Mode

Description

In Up Mode, the TBIFG flag should only be set when the timer resets from TBCCR0 to zero. However, if the Timer A is stopped at TBR = TBCCR0, then cleared (TBR=0) by setting the TBCLR bit, and finally restarted in Up Mode, the next rising edge of the TBCLK will erroneously set the TBIFG flag.



Workaround None.



## USCI20

#### **USCI** Module

#### **Function**

I2C Mode Multi-master transmitter issue

## Description

When configured for I2C master-transmitter mode, and used in a multi-master environment, the USCI module can cause unpredictable bus behavior if all of the following four conditions are true:

1 - Two masters are generating SCL

#### And

2 - The slave is stretching the SCL low phase of an ACK period while outputting NACK on SDA

#### And

3 - The slave drives ACK on SDA after the USCI has already released SCL, and then the SCL bus line gets released

#### And

4 - The transmit buffer has not been loaded before the other master continues communication by driving SCL low

The USCI will remain in the SCL high phase until the transmit buffer is written. After the transmit buffer has been written, the USCI will interfere with the current bus activity and may cause unpredictable bus behavior.

## Workaround

1 - Ensure that slave doesn't stretch the SCL low phase of an ACK period

Or

2 - Ensure that the transmit buffer is loaded in time

Or

3 - Do not use the multi-master transmitter mode



## USCI21 USCI Module

Function UART IrDA receive filter

Description

The IrDA receive filter can be used to filter pulses with length UCAIRRXFL configured in UCAXIRRCTL register. If UCIRRXFE is set the IrDA receive decoder may filter out

pulses longer than the configured filter length depending on frequency of BRCLK. This is

resulting in framing errors or corrupted data on the receiver side.

Workaround Depending on the used baud rate and the configured filter length a maximum frequency for BRCLK needs to be set to avoid this issue:

For baud rates equal and higher than 115000, the maximum allowed BRCLK frequency is equal to the maximum specified system frequency.

Max BRCLK = 
$$\frac{\text{Filter Length} + 64}{2} \times \frac{\text{Baud Rate} \times 16}{3 \times 10^6}$$

| Baud Rate | Filter Length<br>UCIRRXFL (dec) | Max BRCLK (MHz) |
|-----------|---------------------------------|-----------------|
| 9600      | 64                              | 3.28            |
|           | 32                              | 2.46            |
|           | 16                              | 2.05            |
|           | 8                               | 1.84            |
|           | 4                               | 1.74            |
|           | 2                               | 1.69            |
|           | 1                               | 1.66            |
|           | 0                               | 1.64            |
|           | 64                              | 6.55            |
|           | 32                              | 4.92            |
|           | 16                              | 4.1             |
| 40000     | 8                               | 3.69            |
| 19200     | 4                               | 3.48            |
|           | 2                               | 3.38            |
|           | 1                               | 3.33            |
|           | 0                               | 3.28            |
|           | 64                              | 13.11           |
|           | 32                              | 9.83            |
|           | 16                              | 8.19            |
| 20400     | 8                               | 7.37            |
| 38400     | 4                               | 6.96            |
|           | 2                               | 6.76            |
|           | 1                               | 6.66            |
|           | 0                               | 6.55            |
|           | 64                              | 19.11           |
|           | 32                              | 14.34           |
|           | 16                              | 11.95           |
| 56000     | 8                               | 10.75           |
|           | 4                               | 10.15           |
|           | 2                               | 9.86            |
|           | 1                               | 9.71            |
|           | 0                               | 9.56            |



## USCI22 USCI Module

Function I2C Master Receiver with 10-bit slave addressing

**Description** Unexpected behavior of the USCI\_B can occur when configured in I2C master receive

mode with 10-bit slave addressing under the following conditions:

1) The USCI sends first byte of slave address, the slave sends an ACK and when second address byte is sent, the slave sends a NACK.

2) Master sends a repeat start condition (If UCTXSTT=1).

3) The first address byte following the repeated start is acknowledged.

However, the second address byte is not sent, instead the Master incorrectly starts to receive data and sets UCBxRXIFG=1.

Workaround Do not use repeated start condition instead set the stop condition UCTXSTP=1 in the NACK ISR prior to the following start condition (USTXSTT=1).

NACK TOR prior to the following start condition (001)

## USCI23 USCI Module

Function UART transmit mode with automatic baud rate detection

**Description** Erroneous behavior of the USCI\_A can occur when configured in UART transmit mode

with automatic baud rate detection. During transmission if a "Transmit break" is initiated (UCTXBRK=1), the USCI\_A will not deliver a stop bit of logic high, instead, it will send a

logic low during the subsequent synch period.

Workaround 1) Follow User's Guide instructions for transmitting a break/synch field following

UCSWRST=1.

Or,

2) Set UCTXBRK=1 before an active transmission, that is, check for bit UCBUSY=0 and

then set UCTXBRK=1.

## USCI24 USCI Module

Function Incorrect baud rate information during UART automatic baud rate detection mode

**Description** Erroneous behavior of the USCI\_A can occur when configured in UART mode with

automatic baud rate detection. After automatic baud rate measurement is complete, the UART updates UCAxBR0 and UCAxBR1. Under Oversampling mode (UCOS16=1), for baud rates that should result in UCAxBRx=0x0002, the UART incorrectly reports it as

UCAxBRx=0x5555.

Workaround When break/synch is detected following the automatic baud rate detection, the flag

UCBRK flag is set to 1. Check if UCAxBRx=0x5555 and correct it to 0x0002.

USCI25 USCI Module

**Function** TXIFG is not reset when NACK is received in I2C mode

**Description** When the USCI B module is configured as an I2C master transmitter the TXIFG is not

reset after a NACK is received if the master is configured to send a restart (UCTXSTT=1

& UCTXSTP=0).

Workaround Reset TXIFG in software within the NACKIFG interrupt service routine



## USCI26 USCI Module

**Function** 

Tbuf parameter violation in I2C multi-master mode

Description

In multi-master I2C systems the timing parameter Tbuf (bus free time between a stop condition and the following start) is not guaranteed to match the I2C specification of 4.7us in standard mode and 1.3us in fast mode. If the UCTXSTT bit is set during a running I2C transaction, the USCI module waits and issues the start condition on bus release causing the violation to occur.

Note: It is recommended to check if UCBBUSY bit is cleared before setting UCTXSTT=1.

Workaround

None

#### USCI27

#### **USCI** Module

#### **Function**

Timing of USCI I2C interrupts may cause device reset due to automatic clear of an IFG.

## Description

When certain USCI I2C interrupt flags (IFG) are set and an automatic flag-clearing event on the I2C bus occurs, the program counter may become corrupted. This will only happen when the IFG is cleared within a critical time window (~6 CPU clock cycles) after a USCI interrupt request occurs and before the interrupt servicing is initiated. The affected interrupts are UCBxTXIFG, UCSTPIFG, UCSTTIFG and UCNACKIFG.

The automatic flag-clearing scenarios are described in the following situations:

- (1) A pending UCBxTXIFG interrupt request is cleared on the falling SCL clock edge following a NACK.
- (2) A pending UCSTPIFG, UCSTTIFG, or UCNACKIFG interrupt request is cleared by a following Start condition.

#### Workaround

- (1) Polling the affected flags instead of enabling the interrupts.
- or
- (2) Ensuring the above mentioned flag-clearing events occur after a time delay of 6 CPU clock cycles has elapsed since the interrupt request occurred and was accepted.



#### USCI30

#### USCI Module

#### **Function**

I2C mode master receiver / slave receiver

## Description

When the USCI I2C module is configured as a receiver (master or slave), it performs a double-buffered receive operation. In a transaction of two bytes, once the first byte is moved from the receive shift register to the receive buffer the byte is acknowledged and the state machine allows the reception of the next byte.

If the receive buffer has not been cleared of its contents by reading the UCBxRXBUF register while the 7th bit of the following data byte is being received, an error condition may occur on the I2C bus. Depending on the USCI configuration the following may occur:

- 1) If the USCI is configured as an I2C master receiver, an unintentional repeated start condition can be triggered or the master switches into an idle state (I2C communication aborted). The reception of the current data byte is not successful in this case.
- 2) If the USCI is configured as I2C slave receiver, the slave can switch to an idle state stalling I2C communication. The reception of the current data byte is not successful in this case. The USCI I2C state machine will notify the master of the aborted reception with a NACK.

Note that the error condition described above occurs only within a limited window of the 7th bit of the current byte being received. If the receive buffer is read outside of this window (before or after), then the error condition will not occur.

#### Workaround

a) The error condition can be avoided altogether by servicing the UCBxRXIFG in a timely manner. This can be done by (a) servicing the interrupt and ensuring UCBxRXBUF is read promptly or (b) Using the DMA to automatically read bytes from receive buffer upon UCBxRXIFG being set.

## OR

b) In case the receive buffer cannot be read out in time, test the I2C clock line before the UCBxRXBUF is read out to ensure that the critical window has elapsed. This is done by checking if the clock line low status indicator bit UCSCLLOW is set for atleast three USCI bit clock cycles that is, 3 X t(BitClock).

Note that the last byte of the transaction must be read directly from UCBxRXBUF. For all other bytes follow the workaround:

Code flow for workaround

- (1) Enter RX ISR for reading receiving bytes
- (2) Check if UCSCLLOW.UCBxSTAT == 1
- (3) If no, repeat step 2 until set
- (4) If yes, repeat step 2 for a time period >  $3 \times t$  (BitClock) where t (BitClock) = 1/f (BitClock)
- (5) If window of 3 x t(BitClock) cycles has elapsed, it is safe to read UCBxRXBUF



USCI35 USCI Module

Function Violation of setup and hold times for (repeated) start in I2C master mode

**Description** In I2C master mode, the setup and hold times for a (repeated) START, t<sub>SU,STA</sub> and t<sub>HD,STA</sub>

respectively, can be violated if SCL clock frequency is greater than 50kHz in standard mode (100 kbps). As a result, a slave can receive incorrect data or the I2C bus can be

stalled due to clock stretching by the slave.

Workaround If using repeated start, ensure SCL clock frequencies is <50 kHz in I2C standard mode

(100 kbps).

USCI40 USCI Module

**Function** SPI Slave Transmit with clock phase select = 1

Description In SPI slave mode with clock phase select set to 1 (UCAxCTLW0.UCCKPH=1), after the

first TX byte, all following bytes are shifted by one bit with shift direction dependent on UCMSB. This is due to the internal shift register getting pre-loaded asynchronously when writing to the USCIA TXBUF register. TX data in the internal buffer is shifted by one bit

after the RX data is received.

Workaround Reinitialize TXBUF before using SPI and after each transmission.

If transmit data needs to be repeated with the next transmission, then write back

previously read value:

UCAxTXBUF = UCAxTXBUF;

XOSC5 XOSC Module

**Function** LF crystal failures may not be properly detected by the oscillator fault circuitry

**Description** The oscillator fault error detection of the LFXT1 oscillator in low frequency mode (XTS =

0) may not work reliably causing a failing crystal to go undetected by the CPU, that is,

OFIFG will not be set.

Workaround None



## 4 Document Revision History

Initial release

#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your non-compliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/sampterms.htm">http://www.ti.com/sc/docs/sampterms.htm</a>).

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated