# Functional Safety Information

# CD4051B-Q1

# Functional Safety FIT Rate, FMD and Pin FMA



## **Table of Contents**

| 1 Overview                                      |  |
|-------------------------------------------------|--|
| 2 Functional Safety Failure In Time (FIT) Rates |  |
| 2.1 TSSOP Package                               |  |
| 3 Failure Mode Distribution (FMD)               |  |
| 4 Pin Failure Mode Analysis (Pin FMA)           |  |
| 4.1 CD4051B-Q1 TSSOP Package                    |  |

# **Trademarks**

All trademarks are the property of their respective owners.



## 1 Overview

This document contains information for the CD4051B-Q1 (TSSOP package) to aid in a functional safety system design. Information provided are:

- Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- · Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

The CD4051B-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



# 2 Functional Safety Failure In Time (FIT) Rates 2.1 TSSOP Package

This section provides functional safety failure in time (FIT) rates for the TSSOP package of the CD4051B-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 TSSOP

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total component FIT rate     | 11                                       |
| Die FIT rate                 | 2                                        |
| Package FIT rate             | 9                                        |

The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

· Mission profile: Motor control from table 11

Power dissipation: 105 mW
Climate type: World-wide table 8
Package factor (lambda 3): Table 17b

Substrate material: FR4EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                  | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog, or mixed | 20 FIT             | 55°C                             |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



# 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for the CD4051B-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                                     | Failure Mode Distribution (%) |
|-------------------------------------------------------|-------------------------------|
| MUX no output (HIZ)                                   | 30                            |
| MUX channel stuck on                                  | 15                            |
| MUX channel stuck off                                 | 15                            |
| MUX functional out of specification voltage or timing | 40                            |



# 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the CD4051B-Q1 (TSSOP package). The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply (see Table 4-5)
- Pin short-circuited to VSS (see Table 4-6)

Table 4-2 through Table 4-6 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

Table 4-1. TI Classification of Failure Effects

| Class | Failure Effects                                             |
|-------|-------------------------------------------------------------|
| Α     | Potential device damage that affects functionality          |
| В     | No device damage, but loss of functionality                 |
| С     | No device damage, but performance degradation               |
| D     | No device damage, no impact to functionality or performance |

## 4.1 CD4051B-Q1 TSSOP Package

Figure 4-1 shows the CD4051B-Q1 pin diagram for the TSSOP package. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the CD405xB-Q1 data sheet.



Figure 4-1. Pin Diagram (TSSOP) Package



## Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name    | Pin No. | Description of Potential Failure Effects                                                                                                                                                                                                                                                         | Failure<br>Effect<br>Class |
|-------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| CH 4 IN/OUT | 1       | Corruption of analog signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, device damage is possible.                                                                                                                                                      | Α                          |
| CH 6 IN/OUT | 2       | Corruption of analog signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, device damage is possible.                                                                                                                                                      | Α                          |
| COM OUT/IN  | 3       | Corruption of analog signal passed onto the CHx IN/OUT pins. If there is no limiting resistor in the switch path, device damage is possible.                                                                                                                                                     | Α                          |
| CH 7 IN/OUT | 4       | Corruption of analog signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, device damage is possible.                                                                                                                                                      | А                          |
| CH 5 IN/OUT | 5       | Corruption of analog signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, device damage is possible.                                                                                                                                                      | Α                          |
| INH         | 6       | INH stuck low. Cannot control switch states.                                                                                                                                                                                                                                                     | В                          |
| VEE         | 7       | There is no effect; this is normal operation, if the switch path signal voltages are positive. Possible damage to the device if the switch path signal voltages are negative. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage is possible. | А                          |
| VSS         | 8       | There is no effect; this is normal operation.                                                                                                                                                                                                                                                    | D                          |
| С           | 9       | Control of the address pin is lost. Cannot control switch.                                                                                                                                                                                                                                       | В                          |
| В           | 10      | Control of the address pin is lost. Cannot control switch.                                                                                                                                                                                                                                       | В                          |
| Α           | 11      | Control of the address pin is lost. Cannot control switch.                                                                                                                                                                                                                                       | В                          |
| CH 3 IN/OUT | 12      | Corruption of analog signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, device damage is possible.                                                                                                                                                      | Α                          |
| CH 0 IN/OUT | 13      | Corruption of analog signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, device damage is possible.                                                                                                                                                      | Α                          |
| CH 1 IN/OUT | 14      | Corruption of analog signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, device damage is possible.                                                                                                                                                      | А                          |
| CH 2 IN/OUT | 15      | Corruption of analog signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, device damage is possible.                                                                                                                                                      | А                          |
| VDD         | 16      | Device unpowered. Device not functional.                                                                                                                                                                                                                                                         | Α                          |



## Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name    | Pin No. | Description of Potential Failure Effects                                                                                                                    | Failure<br>Effect<br>Class |
|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| CH 4 IN/OUT | 1       | Corruption of analog signal passed onto the COM OUT/IN pin.                                                                                                 | В                          |
| CH 6 IN/OUT | 2       | Corruption of analog signal passed onto the COM OUT/IN pin.                                                                                                 | В                          |
| COM OUT/IN  | 3       | Corruption of analog signal passed onto the CHx IN/OUT pins.                                                                                                | В                          |
| CH 7 IN/OUT | 4       | Corruption of analog signal passed onto the COM OUT/IN pin.                                                                                                 | В                          |
| CH 5 IN/OUT | 5       | Corruption of analog signal passed onto the COM OUT/IN pin.                                                                                                 | В                          |
| INH         | 6       | Loss of control of INH pin. Cannot disable switch. Will default to switches enabled.                                                                        | В                          |
| VEE         | 7       | Device unpowered. Device not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage is possible. | А                          |
| VSS         | 8       | Device unpowered. Device not functional.                                                                                                                    | В                          |
| С           | 9       | Control of the address pin is lost. Cannot control switch.                                                                                                  | В                          |
| В           | 10      | Control of the address pin is lost. Cannot control switch.                                                                                                  | В                          |
| Α           | 11      | Control of the address pin is lost. Cannot control switch.                                                                                                  | В                          |
| CH 3 IN/OUT | 12      | Corruption of analog signal passed onto the COM OUT/IN pin.                                                                                                 | В                          |
| CH 0 IN/OUT | 13      | Corruption of analog signal passed onto the COM OUT/IN pin.                                                                                                 | В                          |
| CH 1 IN/OUT | 14      | Corruption of analog signal passed onto the COM OUT/IN pin.                                                                                                 | В                          |
| CH 2 IN/OUT | 15      | Corruption of analog signal passed onto the COM OUT/IN pin.                                                                                                 | В                          |
| VDD         | 16      | Device unpowered. Device not functional.                                                                                                                    | В                          |



Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name    | Pin No. | Shorted<br>To  | Description of Potential Failure Effects                                                                                                                                        | Failure<br>Effect<br>Class |
|-------------|---------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| CH 4 IN/OUT | 1       | CH 6<br>IN/OUT | Possible corruption of analog signal passed onto CHx and COM pin.                                                                                                               | В                          |
| CH 6 IN/OUT | 2       | COM<br>OUT/IN  | Possible corruption of analog signal passed onto CHx and COM pin.                                                                                                               | В                          |
| COM OUT/IN  | 3       | CH 7<br>IN/OUT | Possible corruption of analog signal passed onto CHx and COM pin.                                                                                                               | В                          |
| CH 7 IN/OUT | 4       | CH 5<br>IN/OUT | Possible corruption of analog signal passed onto CHx and COM pin.                                                                                                               | В                          |
| CH 5 IN/OUT | 5       | INH            | Possible corruption of the signal passed onto the D pin. Switch state will be undefined.                                                                                        | В                          |
| INH         | 6       | VEE            | Possible damage to device if the signal voltage is negative. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage is possible. | Α                          |
| VEE         | 7       | vss            | Possible damage to device if the signal voltage is negative. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage is possible. | Α                          |
| VSS         | 8       | С              | Not considered, corner pin.                                                                                                                                                     | D                          |
| С           | 9       | В              | Control of the switch state is lost.                                                                                                                                            | В                          |
| В           | 10      | Α              | Control of the switch state is lost.                                                                                                                                            | В                          |
| А           | 11      | CH 3<br>IN/OUT | Possible corruption of the signal passed onto the CHx and COM pin. Control of the switch state is lost.                                                                         | В                          |
| CH 3 IN/OUT | 12      | CH 0<br>IN/OUT | Possible corruption of the signal passed onto the CHx and COM pin.                                                                                                              | В                          |
| CH 0 IN/OUT | 13      | CH 1<br>IN/OUT | Possible corruption of the signal passed onto the CHx and COM pin.                                                                                                              | В                          |
| CH 1 IN/OUT | 14      | CH 2<br>IN/OUT | Possible corruption of the signal passed onto the CHx and COM pin.                                                                                                              | В                          |
| CH 2 IN/OUT | 15      | VDD            | Corruption of the signal passed onto the CHx pin. If there is no limiting resistor in the switch path, then device damage is possible.                                          | Α                          |
| VDD         | 16      | CH 4<br>IN/OUT | Not considered, corner pin.                                                                                                                                                     | D                          |



Table 4-5. Pin FMA for Device Pins Short-Circuited to Supply

| Pin Name    | Pin No. | Description of Potential Failure Effects                                                                                                                            | Failure<br>Effect<br>Class |
|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| CH 4 IN/OUT | 1       | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                       | А                          |
| CH 6 IN/OUT | 2       | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                       | А                          |
| COM OUT/IN  | 3       | Corruption of the signal passed onto the CHx IN/OUT pins. If there is no limiting resistor in the switch path, then device damage is possible.                      | А                          |
| CH 7 IN/OUT | 4       | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                       | А                          |
| CH 5 IN/OUT | 5       | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                       | А                          |
| INH         | 6       | INH stuck high. Can no longer enable the device. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage is possible. | А                          |
| VEE         | 7       | Device is unpowered. Device is not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage is possible.   | А                          |
| VSS         | 8       | Device is unpowered. Device is not functional. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage is possible.   | А                          |
| С           | 9       | Address stuck high. Cannot control switch states.                                                                                                                   | В                          |
| В           | 10      | Address stuck high. Cannot control switch states.                                                                                                                   | В                          |
| Α           | 11      | Address stuck high. Cannot control switch states.                                                                                                                   | В                          |
| CH 3 IN/OUT | 12      | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                       | Α                          |
| CH 0 IN/OUT | 13      | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                       | А                          |
| CH 1 IN/OUT | 14      | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                       | А                          |
| CH 2 IN/OUT | 15      | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                       | А                          |
| VDD         | 16      | No effect. Normal operation.                                                                                                                                        | D                          |



#### Table 4-6. Pin FMA for Device Pins Short-Circuited to VEE

| Pin Name    | Pin No. | Description of Potential Failure Effects                                                                                                                                                                      | Failure<br>Effect<br>Class |
|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| CH 4 IN/OUT | 1       | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                                                                 | Α                          |
| CH 6 IN/OUT | 2       | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                                                                 | Α                          |
| COM OUT/IN  | 3       | Corruption of the signal passed onto the CHx IN/OUT pins. If there is no limiting resistor in the switch path, then device damage is possible.                                                                | А                          |
| CH 7 IN/OUT | 4       | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                                                                 | А                          |
| CH 5 IN/OUT | 5       | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                                                                 | Α                          |
| INH         | 6       | Possible damage to the device if signal voltage is negative. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage is possible.                               | Α                          |
| VEE         | 7       | No effect. Normal operation.                                                                                                                                                                                  | D                          |
| VSS         | 8       | Possible damage to the device if signal voltage is negative. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage is possible.                               | Α                          |
| С           | 9       | Possible damage to the device if signal voltage is negative. Cannot control switch states. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage is possible. | А                          |
| В           | 10      | Possible damage to the device if signal voltage is negative. Cannot control switch states. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage is possible. | А                          |
| А           | 11      | Possible damage to the device if signal voltage is negative. Cannot control switch states. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage is possible. | A                          |
| CH 3 IN/OUT | 12      | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                                                                 | А                          |
| CH 0 IN/OUT | 13      | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                                                                 | А                          |
| CH 1 IN/OUT | 14      | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                                                                 | А                          |
| CH 2 IN/OUT | 15      | Corruption of the signal passed onto the COM OUT/IN pin. If there is no limiting resistor in the switch path, then device damage is possible.                                                                 | А                          |
| VDD         | 16      | Possible damage to the device if signal voltage is negative. Observe that the absolute maximum ratings for all pins of the device are met, otherwise device damage is possible.                               | А                          |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated