# Functional Safety Information AFE78201 and AFE88201 Functional Safety FIT Rate, FMD, and Pin FMA

# TEXAS INSTRUMENTS

### **Table of Contents**

| 1 Overview                                      | 2  |
|-------------------------------------------------|----|
| 2 Functional Safety Failure In Time (FIT) Rates | .3 |
| 3 Failure Mode Distribution (FMD)               |    |
| 4 Pin Failure Mode Analysis (Pin FMA)           |    |
| ······································          |    |

#### **Trademarks**

All trademarks are the property of their respective owners.

# 1 Overview

This document contains information for the AFE78201 and AFE88201 (QFN package) to aid in a functional safety system design. Information provided are:

- Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (pin FMA)

Figure 1-1 shows the device functional block diagram for reference.





The AFE78201 and AFE88201 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.



2

## 2 Functional Safety Failure In Time (FIT) Rates

This section provides functional safety failure in time (FIT) rates for the AFE78201 and AFE88201 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

#### Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total component FIT rate     | 13                                       |
| Die FIT rate                 | 2                                        |
| Package FIT rate             | 11                                       |

The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11:

- Mission profile: Motor control from table 11
- Power dissipation: 1 mW
- Climate type: World-wide table 8
- Package factor (lambda 3): Table 17b
- Substrate material: FR4
- EOS FIT rate assumed: 0 FIT

#### Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                  | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog, or mixed | 60 FIT             | 70°C                             |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



# 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for the AFE78201 and AFE88201 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress.

| Die Failure Modes                                      | Failure Mode Distribution (%) |
|--------------------------------------------------------|-------------------------------|
| DAC output incorrect or not functional                 | 44                            |
| Digital communication error                            | 23                            |
| Diagnostic ADC measurement incorrect or not functional | 20                            |
| Reset at power-on and internal supplies not functional | 9                             |
| Internal oscillator not functional                     | 4                             |

#### Table 3-1. Die Failure Modes and Distribution



## 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a failure mode analysis (FMA) for the pins of the AFE78201 and AFE88201. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

| Class | Failure Effects                                              |  |  |  |  |
|-------|--------------------------------------------------------------|--|--|--|--|
| A     | Potential device damage that affects functionality.          |  |  |  |  |
| В     | No device damage, but loss of functionality.                 |  |  |  |  |
| С     | No device damage, but performance degradation.               |  |  |  |  |
| D     | No device damage, no impact to functionality or performance. |  |  |  |  |

#### Table 4-1. TI Classification of Failure Effects

Figure 4-1 shows the AFE78201 and AFE88201 pin diagram. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the AFE78201 and AFE88201 data sheet.



#### Figure 4-1. Pin Diagram

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

- At least two SPI devices are present on the SPI bus.
- VDD and IOVDD use the same supply voltage.
- 'Short circuit to GND' means short to GND = REF\_GND.
- 'Short circuit to Power' means short to PVDD = IOVDD = 3.3 V.

| Pin Name          | Pin No.   | Description of Potential Failure Effects                                                                                                                                                                                                                                                                                                                                                       | Failure<br>Effect<br>Class                                                                                                                                                                 |   |
|-------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 00100/            |           | GPIO3/UARTIN forced low. If configured as a UART input, no UART communication to the device is possible. SPI communication is possible. If configured as a GPIO input, GPIO is not functional.                                                                                                                                                                                                 | В                                                                                                                                                                                          |   |
| gpi03/<br>Uartin  | 1         | GPIO3/UARTIN forced low. If configured as a GPIO output, GPIO is not functional. If pin is configured as a GPIO output and is connected to ground for an extended period of time, an increase in supply current can be observed. Device damage is possible.                                                                                                                                    | A                                                                                                                                                                                          |   |
|                   |           | GPIO2/UARTOUT forced low. If configured as a GPIO input, GPIO is not functional.                                                                                                                                                                                                                                                                                                               | В                                                                                                                                                                                          |   |
| gpio2/<br>Uartout | 2         | GPIO2/UARTOUT forced low. If configured as a UART output, no UART communication from the device is possible. SPI communication is possible. If configured as a GPIO output, GPIO is not functional. If pin is configured as a UART output or GPIO output, and is connected to ground for an extended period of time, an increase in supply current can be observed. Device damage is possible. | A                                                                                                                                                                                          |   |
|                   |           | GPIO1 forced low. If configured as a GPIO input, GPIO is not functional.                                                                                                                                                                                                                                                                                                                       | В                                                                                                                                                                                          |   |
| GPIO1             | 3         | GPIO1 forced low. GPIO is not functional. If pin is configured as a GPIO output and is connected to ground for an extended period of time, an increase in supply current can be observed. Device damage is possible.                                                                                                                                                                           | А                                                                                                                                                                                          |   |
| SCLR              | 4         | SCLR forced low. The device operates normally, but SCLR does not set the DAC output to the clear code value.                                                                                                                                                                                                                                                                                   | В                                                                                                                                                                                          |   |
| REF_EN            | 5         | REF_EN forced low. The internal reference is not enabled, and the device does not have the proper output if the internal reference is used. The device operates normally if an external reference is used.                                                                                                                                                                                     | В                                                                                                                                                                                          |   |
| RESET             | 6         | RESET is forced low. The device is held in reset and does not function.                                                                                                                                                                                                                                                                                                                        | В                                                                                                                                                                                          |   |
| SCLK              | 7         | SCLK forced low. No SPI communication with the device is possible. UART communication is possible.                                                                                                                                                                                                                                                                                             | В                                                                                                                                                                                          |   |
|                   | IO5/SDI 8 | 0                                                                                                                                                                                                                                                                                                                                                                                              | GPIO5/SDI forced low. If configured for SPI, no SPI communication to the device is possible. UART communication is possible. If pin is configured as a GPIO input, GPIO is not functional. | В |
| GF105/3D1         |           | GPIO5/SDI forced low. If pin is configured as a GPIO output and is connected to ground for an extended period of time, an increase in supply current can be observed. Device damage is possible.                                                                                                                                                                                               | А                                                                                                                                                                                          |   |
|                   |           | GPIO4/SDO forced low. If configured as a GPIO input, GPIO is not functional.                                                                                                                                                                                                                                                                                                                   | В                                                                                                                                                                                          |   |
| GPIO4/SDO         | 9         | GPIO4/SDO forced low. If configured for SPI, no SPI communication from the device is possible. UART communication is possible. If pin is configured as a GPIO output, GPIO is not functional. If pin is configured as a SPI output or GPIO output, and is connected to ground for an extended period of time, an increase in supply current can be observed. Device damage is possible.        | A                                                                                                                                                                                          |   |
| GPIO6/CS          | 10        | GPIO6/CS forced low. If configured for SPI, no SPI communication to the device is possible. UART communication is possible. If pin is configured as a GPIO input, GPIO is not functional.                                                                                                                                                                                                      | В                                                                                                                                                                                          |   |
| 01100/00          |           | GPIO6/CS forced low. If pin is configured as a GPIO output and is connected to ground for an extended period of time, an increase in supply current can be observed. Device damage is possible.                                                                                                                                                                                                | А                                                                                                                                                                                          |   |
|                   |           | GPIO0/CLK_OUT forced low. If internal oscillator is disabled, GPIO0/CLK_OUT pin appears as Hi-Z, and the device operates normally.                                                                                                                                                                                                                                                             | D                                                                                                                                                                                          |   |
| GPIO0/            |           | GPIO0/CLK_OUT forced low. If pin is configured as a GPIO input, GPIO is not functional.                                                                                                                                                                                                                                                                                                        | В                                                                                                                                                                                          |   |
| CLK_OUT           | 11        | GPIO0/CLK_OUT forced low. If pin is configured with internal oscillator enabled, oscillator output is grounded. If pin is configured as a GPIO output, GPIO is not functional. If pin is configured as a oscillator output or GPIO output, and is connected to ground for an extended period of time, an increase in supply current can be observed. Device damage is possible.                | A                                                                                                                                                                                          |   |
| IOVDD             | 12        | IOVDD supply grounded. The device is not powered and not functional. Verify that the absolute maximum ratings for all pins of the device are met; otherwise, device damage is possible.                                                                                                                                                                                                        | А                                                                                                                                                                                          |   |
| VDD               | 13        | VDD supply grounded. The device is not functional. The internal LDO is shorted to ground. Shorting pin to ground can increase supply current. Device damage is possible if the pin is connected to ground for an extended period of time.                                                                                                                                                      | А                                                                                                                                                                                          |   |
| GND               | 14        | No effect. Normal operation.                                                                                                                                                                                                                                                                                                                                                                   | D                                                                                                                                                                                          |   |
| AIN0              | 15        | AIN0 forced low. Conversion results for ADC0 are incorrect.                                                                                                                                                                                                                                                                                                                                    | В                                                                                                                                                                                          |   |
| POL_SEL/          | 16        | POL_SEL/AIN1 forced low; ADC SPECIAL_CFG.AIN1_ENB set to 1. Conversion results for AIN1 are incorrect.                                                                                                                                                                                                                                                                                         | В                                                                                                                                                                                          |   |
| AIN1              |           | POL_SEL/AIN1 forced low; ADC SPECIAL_CFG.AIN1_ENB set to 0. POL_SEL can be set to the wrong polarity depending on the selected DAC VOUT alarm voltage (ALMV_POL).                                                                                                                                                                                                                              | В                                                                                                                                                                                          |   |
| PVDD              | 17        | PVDD supply grounded. The device is not powered and not functional. Verify that the absolute maximum ratings for all pins of the device are met; otherwise, device damage is possible.                                                                                                                                                                                                         | А                                                                                                                                                                                          |   |

#### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name | Pin No. | Description of Potential Failure Effects                                                                                                                                                                                                | Failure<br>Effect<br>Class |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| VOUT     | 18      | VOUT forced low. DAC output is shorted and not functional. Shorting the pin to ground can increase supply current.                                                                                                                      | В                          |
|          |         | VREFIO forced low; internal reference disabled, external reference connected. The DAC output is incorrect and not functional.                                                                                                           | В                          |
| VREFIO   | 19      | VREFIO forced low; internal reference enabled. Shorting the pin to ground can increase supply current. Device damage is possible if the internal reference is enabled and VREFIO is connected to ground for an extended period of time. | A                          |
| REF_GND  | 20      | No effect. Normal operation.                                                                                                                                                                                                            | D                          |
| GND      | 21      | No effect. Normal operation.                                                                                                                                                                                                            | D                          |
| GND      | 22      | No effect. Normal operation.                                                                                                                                                                                                            | D                          |
| NC       | 23      | NC pin forced low. Shorting the pin to ground can increase supply current. Device damage is possible if the pin is connected to ground for an extended period of time.                                                                  | А                          |
| ALARM    | 24      | ALARM pin forced low. Alarm is not functional.                                                                                                                                                                                          | В                          |

#### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground (continued)

#### Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name          | Pin No. | Description of Potential Failure Effects                                                                                                                                                                                                                                                                                                                        | Failure<br>Effect<br>Class |
|-------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| GPIO3/<br>UARTIN  | 1       | GPIO3/UARTIN is undetermined. If configured as a UART input, no UART communication to the device is possible. SPI communication is possible. If configured as a GPIO input, GPIO is not functional. Leaving the input pin unconnected can increase supply current. Device damage is possible if the pin is unconnected for an extended period of time.          | А                          |
|                   |         | GPIO3/UARTIN is undetermined. If configured as a GPIO output, GPIO is not functional.                                                                                                                                                                                                                                                                           | В                          |
| GPIO2/            | 2       | GPIO2/UARTOUT is undetermined. If configured as a UART output, no UART communication to the device is possible. SPI communication is possible. If configured as a GPIO output, GPIO is not functional.                                                                                                                                                          | В                          |
| UARTOUT           | 2       | GPIO2/UARTOUT is undetermined. If configured as a GPIO input, GPIO is not functional. Leaving the input pin unconnected can increase supply current. Device damage is possible if the pin is unconnected for an extended period of time.                                                                                                                        | А                          |
|                   |         | GPIO1 is undetermined. If configured as a GPIO output, GPIO is not functional.                                                                                                                                                                                                                                                                                  | В                          |
| GPIO1             | 3       | GPIO1 is undetermined. If configured as a GPIO input, GPIO is not functional. Leaving the input pin unconnected can increase supply current. Device damage is possible if the pin is unconnected for an extended period of time.                                                                                                                                | A                          |
| SCLR              | 4       | SCLR is undetermined. Device functionality is undetermined. Output can be set to expected output or the DAC clear code.                                                                                                                                                                                                                                         | В                          |
| REF_EN            | 5       | REF_EN is undetermined; external reference not connected. Device functionality is undetermined. The reference can operate normally or be disabled.                                                                                                                                                                                                              | В                          |
|                   |         | REF_EN is undetermined; external reference connected. Device damage is possible if an external reference drives VREFIO.                                                                                                                                                                                                                                         | А                          |
| RESET             | 6       | RESET is undetermined. Device functionality is undetermined. The device can operate normally or be held in reset.                                                                                                                                                                                                                                               | В                          |
| SCLK              | 7       | SCLK is undetermined. No SPI communication with the device. UART communication is possible.                                                                                                                                                                                                                                                                     | В                          |
| GPIO5/SDI         | 8       | GPIO5/SDI is undetermined. If configured as an SPI input, no SPI communication to the device is possible. UART communication is possible. If configured as a GPIO input, GPIO is not functional. Leaving the input pin unconnected can increase supply current. Device damage is possible if the pin is unconnected for an extended period of time.             | А                          |
|                   |         | GPIO5/SDI is undetermined. If configured as a GPIO output, GPIO is not functional.                                                                                                                                                                                                                                                                              | В                          |
|                   |         | GPIO4/SDO is undetermined. If configured as an SPI output, no SPI communication to the device is possible. UART communication is possible. If configured as a GPIO output, GPIO is not functional.                                                                                                                                                              | В                          |
| GPIO4/SDO         | 9       | GPIO4/SDO is undetermined. If configured as a GPIO input, GPIO is not functional. Leaving the input pin unconnected can increase supply current. Device damage is possible if the pin is unconnected for an extended period of time.                                                                                                                            | А                          |
| GPIO6/CS          | 10      | $GPIO6/\overline{CS}$ is undetermined. If configured as an SPI input, no SPI communication to the device is possible. UART communication is possible. If configured as a GPIO input, GPIO is not functional. Leaving the input pin unconnected can increase supply current. Device damage is possible if the pin is unconnected for an extended period of time. | A                          |
|                   |         | GPIO6/ $\overline{CS}$ is undetermined. If configured as a GPIO output, GPIO is not functional.                                                                                                                                                                                                                                                                 | В                          |
|                   |         | If internal oscillator is disabled, GPIO0/CLK_OUT pin appears as Hi-Z, and the device operates normally.                                                                                                                                                                                                                                                        | D                          |
| GPIO0/<br>CLK_OUT | 11      | GPIO0/CLK_OUT unconnected. If configured with internal oscillator enabled, oscillator output is unconnected. If pin is configured as a GPIO output, GPIO is not functional.                                                                                                                                                                                     | В                          |
|                   |         | GPIO0/CLK_OUT unconnected. If configured as a GPIO input, GPIO is not functional. Leaving the input pin unconnected can increase supply current. Device damage is possible if the pin is unconnected for an extended period of time.                                                                                                                            | А                          |
| IOVDD             | 12      | IOVDD supply unconnected. The device is not powered and not functional if all external digital pins are held low. The device can power up through internal ESD diodes to IOVDD if voltages greater than the power-on reset threshold of the device are present on any of the digital pins. Device functionality is undetermined.                                | В                          |
| VDD               | 13      | Output of LDO unconnected. Without connection to capacitor, output can oscillate and device functionality is undetermined.                                                                                                                                                                                                                                      | В                          |
| GND               | 14      | Device functionality is undetermined. The device can be unpowered or connected to ground internally to be powered.                                                                                                                                                                                                                                              | В                          |
| AIN0              | 15      | AIN0 is undetermined. The conversion results of ADC0 are undetermined.                                                                                                                                                                                                                                                                                          | В                          |

| Pin Name         | Pin No. | Description of Potential Failure Effects                                                                                                                                                                                                                                                                                        | Failure<br>Effect<br>Class |
|------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
|                  |         | POL_SEL/AIN1 is undetermined. If ADC SPECIAL_CFG.AIN1_ENB set to 1, the conversion results of AIN1 are undetermined.                                                                                                                                                                                                            | В                          |
| POL_SEL/<br>AIN1 | 16      | POL_SEL/AIN1 is undetermined. If ADC SPECIAL_CFG.AIN1_ENB set to 0, the POL_SEL input is undetermined. POL_SEL can be set to the wrong polarity depending on the selected DAC VOUT alarm voltage (ALMV_POL).                                                                                                                    | В                          |
| PVDD             | 17      | PVDD supply unconnected. The device is not powered and not functional if all external pins are held<br>low. The device can power up through internal ESD diodes to PVDD if voltages greater than the<br>power-on reset threshold of the device are present on any of the digital pins. Device functionality is<br>undetermined. | В                          |
| VOUT             | 18      | VOUT unconnected. DAC output floating.                                                                                                                                                                                                                                                                                          | В                          |
|                  |         | VREFIO unconnected. With internal reference enabled, output can oscillate without load capacitance.                                                                                                                                                                                                                             | В                          |
| VREFIO           | 19      | VREFIO unconnected. When using an external reference, the DAC reference is disconnected. The DAC output is incorrect.                                                                                                                                                                                                           | В                          |
| REF_GND          | 20      | REF_GND unconnected. The device reference does not set to proper voltage. The DAC output is incorrect.                                                                                                                                                                                                                          | В                          |
| GND              | 21      | Pin unconnected. No effect. Normal operation.                                                                                                                                                                                                                                                                                   | D                          |
| GND              | 22      | Pin unconnected. No effect. Normal operation.                                                                                                                                                                                                                                                                                   | D                          |
| NC               | 23      | Pin unconnected. No effect. Normal operation.                                                                                                                                                                                                                                                                                   | D                          |
| ALARM            | 24      | ALARM unconnected. No ALARM communication back to controller.                                                                                                                                                                                                                                                                   | В                          |

#### Table 4-3. Pin FMA for Device Pins Open-Circuited (continued)

#### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name          | Pin No. | Shorted to        | Description of Potential Failure Effects                                                                                                                                                                                                                                                                                                                                                                                                                                          | Failure<br>Effect<br>Class |
|-------------------|---------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| GPIO3/<br>UARTIN  | 1       | GPIO2/<br>UARTOUT | If configured for UART, no UART communication to the device is possible. SPI communication is possible. If either pin is configured for GPIO, GPIO is not functional. An increase in supply current can be observed if either pin is configured as an output to another output driver, or if both pins are configured as outputs. Device damage is possible if connected for an extended period of time.                                                                          | A                          |
|                   |         |                   | If both pins are configured as GPIO input, GPIO is not functional.                                                                                                                                                                                                                                                                                                                                                                                                                | В                          |
| gpio2/<br>Uartout | 2       | GPIO1             | If configured for UART, no UART communication from the device is possible. SPI communication is possible. Output contention from GPIO2/UARTOUT and GPIO1 pin output or GPIO1 pin input driver. If configured for GPIO, GPIO is not functional. An increase in supply current can be observed if either pin is configured as an output to another output driver, or if both pins are configured as outputs. Device damage is possible if connected for an extended period of time. | A                          |
| GPIO1             | 3       | SCLR              | GPIO is not functional and SCLR is not functional. If pin is configured as a GPIO output<br>and is connected to the driver of SCLR pin for an extended period of time, an increase<br>in supply current can be observed. Device damage is possible.                                                                                                                                                                                                                               | A                          |
| SCLR              | 4       | REF_EN            | SCLR pin can be forced high if the REF_EN pin is high. DAC output can be forced to the clear code value. If REF_EN pin is low, the DAC operates normally, but the SCLR pin does not set the DAC to the clear code value.                                                                                                                                                                                                                                                          | В                          |
| REF_EN            | 5       | RESET             | REF_EN undetermined; internal reference intended. The device operates normally with the RESET pin set high. Reference is disabled as RESET is set low.                                                                                                                                                                                                                                                                                                                            | В                          |
|                   |         |                   | REF_EN undetermined; external reference connected. An external reference can damage the device if connected to VREFIO for an extended period of time.                                                                                                                                                                                                                                                                                                                             | А                          |
| RESET             | 6       | SCLK              | SPI communication corrupted. No SPI communication with the device. UART communication is possible.                                                                                                                                                                                                                                                                                                                                                                                | В                          |
| SCLK              | 7       | GPIO5/SDI         | SPI communication corrupted. No SPI communication with the device. UART communication is possible. GPIO is not functional. An increase in supply current can be observed if either pin is configured as an output to another output driver, or if both pins are configured as outputs. Device damage is possible if connected for an extended period of time.                                                                                                                     | A                          |
| GPIO5/SDI         | 8       | GPIO4/SDO         | SPI communication corrupted. No SPI communication with the device. UART communication is possible. GPIO is not functional. An increase in supply current can be observed if either pin is configured as an output to another output driver, or if both pins are configured as outputs. Device damage is possible if connected for an extended period of time.                                                                                                                     | A                          |
| GPIO4/SDO         | 9       | GPIO6/CS          | SPI communication corrupted. No SPI communication with the device. UART communication is possible. GPIO is not functional. An increase in supply current can be observed if either pin is configured as an output to another output driver, or if both pins are configured as outputs. Device damage is possible if connected for an extended period of time.                                                                                                                     | A                          |
| GPIO6/CS          | 10      | GPIO0/<br>CLK_OUT | SPI communication corrupted. No SPI communication with the device. UART communication is possible. GPIO and CLK_OUT are not functional. An increase in supply current can be observed if either pin is configured as an output to another output driver, or if both pins are configured as outputs. Device damage is possible if connected for an extended period of time.                                                                                                        | A                          |
|                   |         |                   | If internal oscillator is disabled, GPIO0/CLK_OUT pin appears as Hi-Z, and the device operates normally.                                                                                                                                                                                                                                                                                                                                                                          | D                          |
| GPIO0/<br>CLK_OUT | 11      | IOVDD             | If pin is configured as a GPIO input, GPIO is not functional.<br>If GPIO0/CLK_OUT is configured with internal oscillator enabled, or if GPIO is enabled<br>as a GPIO output. An increase in supply current is possible when GPIO0/CLK_OUT<br>pin tries to drive low against IOVDD. Device damage is possible if connected for an<br>extended period of time.                                                                                                                      | B                          |
| IOVDD             | 12      | VDD               | The device can be damaged when VDD is driven to a voltage beyond 2.2 V.                                                                                                                                                                                                                                                                                                                                                                                                           | А                          |
| VDD               | 13      | GND               | The device is not functional. The internal LDO is shorted to ground. Shorting the pin to ground can increase supply current. Device damage is possible if the pin is connected to GND for an extended period of time.                                                                                                                                                                                                                                                             | A                          |
| GND               | 14      | AIN0              | AIN0 forced low. Conversion results for AIN0 are incorrect.                                                                                                                                                                                                                                                                                                                                                                                                                       | В                          |

| Pin Name | Pin No. | Shorted to       | Description of Potential Failure Effects                                                                                                                                                                                                                                                  | Failure<br>Effect<br>Class |
|----------|---------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
|          |         | POL SEL/         | AIN0 and POL_SEL/AIN1 voltages undetermined; SPECIAL_CFG.AIN1_ENB set to 1. Either or both ADC conversion results for AIN0 and AIN1 can be incorrect.                                                                                                                                     | В                          |
| AIN0     | 15      | AIN1             | AIN0 and POL_SEL/AIN1 voltages undetermined; SPECIAL_CFG.AIN1_ENB is set to 0. POL_SEL can be set to the wrong polarity depending on the selected DAC VOUT alarm voltage (ALMV_POL).                                                                                                      | В                          |
| POL SEL/ |         |                  | POL_SEL/AIN1 forced high; SPECIAL_CFG.AIN1_ENB set to 1. Conversion results for AIN1 are incorrect.                                                                                                                                                                                       | В                          |
| AIN1     | 16      | PVDD             | POL_SEL/AIN1 forced high; ADC SPECIAL_CFG.AIN1_ENB set to 0. POL_SEL can be set to the wrong polarity depending on the selected DAC VOUT alarm voltage (ALMV_POL).                                                                                                                        | В                          |
| PVDD     | 17      | VOUT             | VOUT shorted to PVDD. DAC output is shorted and not functional. Shorting the pin to PVDD can increase supply current. Device damage is possible if connected for an extended period of time.                                                                                              | A                          |
| VOUT     | 18      | VREFIO           | DAC reference voltage and DAC output voltage are undetermined, and the DAC is not functional. Shorting VOUT to VREFIO can increase supply current. Device damage is possible if connected for an extended period of time.                                                                 | A                          |
|          |         |                  | VREFIO forced low; external reference connected. The DAC output is incorrect and not functional.                                                                                                                                                                                          | В                          |
| VREFIO   | 19      | REF_GND          | VREFIO forced low; internal reference enabled. The DAC output is incorrect and not functional. Shorting the pin to ground can increase the supply current. Device damage is possible if the internal reference is enabled and the pin is connected to GND for an extended period of time. | A                          |
| REF_GND  | 20      | GND              | No effect. Normal operation.                                                                                                                                                                                                                                                              | В                          |
| GND      | 21      | GND              | No effect. Normal operation.                                                                                                                                                                                                                                                              | В                          |
| GND      | 22      | NC               | NC pin forced low. Shorting the pin to ground can increase supply current. Device damage is possible if the pin is connected to GND for an extended period of time.                                                                                                                       | А                          |
| NC       | 23      | ALARM            | NC pin forced low, increase in current is possible.                                                                                                                                                                                                                                       | В                          |
| ALARM    | 24      | gpio3/<br>Uartin | ALARM pin not functional and UART communication contention. SPI communication is possible. An increase in supply current can be observed if GPIO3/UARTIN pulls high and open-drain ALARM pulls low. Device damage is possible if connected for an extended period of time.                | A                          |

#### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin (continued)

Failure

Effect Class

Pin No.

Pin Name

#### GPIO3/UARTIN forced high. If configured as a UART input, no UART communication to the device is в possible. SPI communication is possible. If configured as a GPIO input, GPIO is not functional. GPIO3/ 1 GPIO3/UARTIN forced high. If configured as a GPIO output, GPIO is not functional. If pin is configured UARTIN as a GPIO output and is connected to PVDD and IOVDD for an extended period of time, an increase in Α ground current can be observed. Device damage is possible. GPIO2/UARTOUT forced high. If configured for UART, no UART communication from the device is GPIO2/ possible. SPI communication is possible. If configured as a GPIO output, GPIO is not functional. If 2 А UARTOUT pin is configured as a UART output or GPIO output, and is connected to PVDD and IOVDD for an extended period of time, an increase in ground current can be observed. Device damage is possible. GPIO1 forced high. If configured as a GPIO input, GPIO is not functional. В GPIO1 pin forced high. GPIO is not functional. If pin is configured as a GPIO output and is connected GPIO1 3 to PVDD and IOVDD for an extended period of time, an increase in ground current can be observed. Α Device damage is possible. SCLR 4 SCLR pin forced high. SCLR sets the DAC output to the clear code value. The device is not functional. в REF EN forced high. If the internal reference is selected, the device is in normal operation. D REF EN 5 REF EN forced high. If external reference is connected, device damage is possible if external А reference drives VREFIO. RESET 6 RESET is forced high. The device cannot be reset using the RESET pin, but operates normally. В SCLK 7 SCLK forced high. No SPI communication with the device. UART communication is possible. R GPIO5/SDI forced high. If configured for SPI, no SPI communication to the device is possible. UART В communication is possible. If pin is configured as a GPIO input, GPIO is not functional. GPIO5/SDI 8 GPIO5/SDI forced high. If pin is configured as a GPIO output and is connected to PVDD and IOVDD for an extended period of time, an increase in ground current can be observed. Device damage is Α possible. GPIO4/SDO forced high. If configured for SPI, no SPI communication from the device is possible. UART communication is possible. GPIO is not functional. If pin is configured as a SPI output or GPIO GPIO4/SDO 9 А low output, and is connected to PVDD and IOVDD for an extended period of time, an increase in ground current can be observed. Device damage is possible. GPIO6/CS forced low. If configured for SPI, no SPI communication to the device is possible. UART GPIO6/CS 10 В communication is possible. If pin is configured as a GPIO input, GPIO is not functional. GPIO0/CLK OUT forced high. If internal oscillator is disabled, GPIO0/CLK OUT pin appears as Hi-Z, D and the device operates normally. GPIO0/CLK\_OUT forced high. If pin is configured as a GPIO input, GPIO is not functional. R GPIO0/ 11 GPIO0/CLK OUT forced high. If pin is configured with internal oscillator enabled, oscillator output is CLK OUT grounded. If pin is configured as a GPIO, GPIO is not functional. If pin is configured as a SPI output or А GPIO low output, and is connected to PVDD and IOVDD for an extended period of time, an increase in supply current can be observed. Device damage is possible. IOVDD 12 For this case, IOVDD = PVDD = 3.3 V. No effect. Normal operation. D VDD VDD driven to supply. The device can be damaged when VDD is driven to a voltage beyond 2.2 V. 13 А GND tied to supply. The device is not powered and not functional. The supply can draw excessive GND 14 current. Verify that the absolute maximum ratings for all pins of the device are met; otherwise, device А damage is possible. AIN0 15 AIN0 forced high. The conversion results for ADC0 are incorrect. В POL\_SEL/AIN1 forced high; SPECIAL\_CFG.AIN1\_ENB set to 1. The conversion results for AIN1 are В incorrect. POL SEL/ 16 AIN1 POL\_SEL/AIN1 forced high; SPECIAL\_CFG.AIN1\_ENB set to 0. POL\_SEL can be set to the wrong в polarity depending on the selected DAC VOUT alarm voltage (ALMV\_POL). **PVDD** 17 No effect. Normal operation. D VOUT shorted to supply. The DAC output is shorted and not functional. Shorting the pin to supply can VOUT 18 В increase the supply current. VREFIO shorted to supply. The DAC output is not functional. Shorting the pin to supply can increase VREFIO 19 А the supply current. Device damage is possible if the pin is connected to supply.

#### Table 4-5. Pin FMA for Device Pins Short-Circuited to PVDD and IOVDD

**Description of Potential Failure Effects** 

| Table 4-5. Fill Find for Device Fills Short-Circulted to FVDD and IOVDD (continued) |         |                                                                                                                                                                                                                 |                            |
|-------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Pin Name                                                                            | Pin No. | Description of Potential Failure Effects                                                                                                                                                                        | Failure<br>Effect<br>Class |
| REF_GND                                                                             | 20      | REF_GND shorted to supply. The DAC is not functional. The supply can draw excessive current. Verify that the absolute maximum ratings for all pins of the device are met; otherwise, device damage is possible. | А                          |
| GND                                                                                 | 21      | GND shorted to supply. The DAC is not functional. The supply can draw excessive current. Device damage is possible if the pin is connected to supply.                                                           | А                          |
| GND                                                                                 | 22      | GND shorted to supply. The DAC is not functional. The supply can draw excessive current. Device damage is possible if the pin is connected to supply.                                                           | А                          |
| NC                                                                                  | 23      | NC pin shorted to supply. Device damage is possible if the pin is connected to supply.                                                                                                                          | А                          |
| ALARM                                                                               | 24      | ALARM pin forced high. The pin is not functional. Open-drain ALARM pin can be damaged during alarm if directly connected to PVDD.                                                                               | А                          |

#### Table 4-5. Pin FMA for Device Pins Short-Circuited to PVDD and IOVDD (continued)

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated