## 支持同步整流的相移全桥控制器查询样品：UCC28950－Q1

## 特性

- 符合汽车应用要求
- 具有符合 AEC－Q100 的下列结果：
- 器件温度 1 级：$-40^{\circ} \mathrm{C}$ 至 $125^{\circ} \mathrm{C}$ 的环境运行温度范围
－器件人体模型（HBM）静电放电（ESD）分类等级 H2
- 器件充电器件模型（CDM）ESD 分类等级 C3B
- 增强型宽范围谐振零电压开关（ZVS）功能
- 直接同步整流器（SR）控制
- 轻负载效率管理包括：
- 突发模式运行
- 断续导通模式（DCM），支持可编程阈值的动态 SR 开关控制
- 可编程自适应延迟
- 支持可编程斜坡补偿和电压模式控制的平均或者峰值电流模式控制
- 闭环路软启动和使能功能
- 支持双向同步的高达 $\mathbf{1 M H z}$ 的可编程开关频率
- $( \pm 3 \%)$ 支持断续模式的逐周期电流限制保护
- $150 \mu \mathrm{~A}$ 启动电流
- $V_{D D}$ 欠压闭锁
- 宽温度范围，$-40^{\circ} \mathrm{C}$ 至 $125^{\circ} \mathrm{C}$

应用范围

- 相移全桥转换器
- 工业电源系统
- 高密度电源架构
- 太阳能逆变器和电动车辆


## 说明

UCC28950－Q1 增强型相移控制器基于德州仪器（TI）的改进型工业标准 UCCx895 相移控制器系列产品，所做出的改进提供了当前高效电源系统中同类产品中最佳效率。UCC28950－Q1 在对同步整流器输出级进行有效控制的同时执行对全桥的高级控制。

初级侧信号允许可编程延迟以确保宽负载电流和输入电压范围内的 ZVS 运行，而负载电流自然调整同步整流器的次级侧开关延迟，从而大大提升了整体系统效率。


Please be aware that an important notice concerning availability，standard warranty，and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet．

These devices have limited built－in ESD protection．The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates．

## 说明（续）

UCC28950－Q1 还提供多重轻负载管理特性，其中包括进入和退出断续电流模式（DCM）运行时的突发模式模式和动态 SR 开／关控制，从而确保将 ZVS 运行扩展至更轻的负载。

此外，UCC28950－Q1 包括对与峰值电流一起发生的电压模式控制，高达 1 MHz 的可编程开关频率，以及包含逐周期电流限制，欠压闭锁（UVLO），和热关断的广泛保护特性集的支持。方便在两个转换器之间安排 90 度相移交错同步运行。

UCC28950－Q1 采用薄型小外形尺寸封装（TSSOP）－24 封装。
ORDERING INFORMATION

| $\mathbf{T}_{\mathbf{A}}$ | ORDERABLE PART NUMBER | TOP－SIDE MARKING |
| :---: | :---: | :---: |
| $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | UCC28950QPWRQ1 | UCC28950Q |

## ABSOLUTE MAXIMUM RATINGS

over operating free－air temperature range（unless otherwise noted）${ }^{(1)(2)}$

| PARAMETER | VALUE | UNIT |
| :---: | :---: | :---: |
| Input supply voltage range， $\mathrm{V}_{\mathrm{DD}}{ }^{(3)}$ | －0．4 to 20 | V |
| OUTA，OUTB，OUTC，OUTD，OUTE，OUTF | -0.4 to $\mathrm{V}_{\mathrm{DD}}+0.4$ |  |
| Inputs voltages on DELAB，DELCD，DELEF，SS／EN，DCM，TMIN，RT，SYNC，RSUM，EA＋，EA－， COMP，CS，ADEL，ADELEF | -0.4 to $\mathrm{V}_{\text {REF }}+0.4$ |  |
| Output voltage on VREF | －0．4 to 5.6 |  |
| Continuous total power dissipation | See dissipation rating table |  |
| Operating virtual junction temperature range， $\mathrm{T}_{J}$ | －40 to 150 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature， $\mathrm{T}_{\text {stg }}$ | －65 to 150 | ${ }^{\circ} \mathrm{C}$ |

（1）Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device．These are stress ratings only，and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied．Exposure to absolute－maximum－rated conditions for extended periods may affect device reliability．
（2）These devices are sensitive to electrostatic discharge；follow proper device handling procedures．
（3）All voltages are with respect to GND unless otherwise noted．Currents are positive into，negative out of the specified terminal．See the Package Options Addendum of the data sheet for thermal limitations and considerations of packages．

## THERMAL INFORMATION

| THERMAL METRIC ${ }^{(1)}$ |  | UCC28950－Q1 | UNIT |
| :---: | :---: | :---: | :---: |
|  |  | PW |  |
|  |  | 24 PINS |  |
| $\theta_{J A}$ | Junction－to－ambient thermal resistance | 93.3 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\text {JCtop }}$ | Junction－to－case（top）thermal resistance | 24.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\theta_{\mathrm{JB}}$ | Junction－to－board thermal resistance | 47.9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {JT }}$ | Junction－to－top characterization parameter | 0.7 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| $\Psi_{\text {JB }}$ | Junction－to－board characterization parameter | 47.4 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

（1）For more information about traditional and new thermal metrics，see the IC Package Thermal Metrics application report，SPRA953．

## RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|  | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: |
| Supply voltage range, $\mathrm{V}_{\mathrm{DD}}$ | 8 | 12 | 17 | V |
| Operating ambient temperature range | -40 |  | 125 | ${ }^{\circ} \mathrm{C}$ |
| Converter switching frequency setting range, $\mathrm{f}_{\text {SW(nom) }}$ | 50 |  | 1000 | kHz |
| Programmable delay range between OUTA, OUTB and OUTC, OUTD set by resistors DELAB and DELCD and parameter $K_{A}{ }^{(1)}$ | 30 |  | 1000 | ns |
| Programmable delay range between OUTA, OUTF and OUTB, OUTE set by resistor DELEF, and parameter $\mathrm{K}_{\mathrm{EF}}{ }^{(1)}$ | 30 |  | 1400 |  |
| Programmable DCM range as percentage of voltage at CS ${ }^{(1)}$ | 5\% |  | 30\% |  |
| Programmable $\mathrm{t}_{\text {MIN }}$ range | 100 |  | 800 | ns |

(1) Verified during characterization only.

## ELECTRICAL CHARACTERISTICS ${ }^{(1)}$

$V_{D D}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{VDD}}=1 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{REF}}=1 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{AB}}=22.6 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{CD}}=22.6 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{EF}}=13.3 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{SUM}}=124 \mathrm{k} \Omega$, RMIN $=88.7 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{T}}=59 \mathrm{k} \Omega$ connected between RT pin and $5-\mathrm{V}$ voltage supply to set $\mathrm{f}_{\mathrm{Sw}}=100 \mathrm{kHz}$ (fosc $=200 \mathrm{kHz}$ ) (unless otherwise noted). All component designations are from the Typical Application Diagram, Figure 2.

|  | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Under Voltage Lockout (UVLO) |  |  |  |  |  |  |
| $\begin{aligned} & \text { UVLO_R } \\ & \text { TH } \end{aligned}$ | Start threshold |  | 6.75 | 7.3 | 7.9 |  |
| $\begin{aligned} & \text { UVLO_F } \\ & \text { TH } \end{aligned}$ | Minimum operating voltage after start |  | 6.15 | 6.7 | 7.2 | V |
| $\begin{aligned} & \text { UVLO_H } \\ & \text { YST } \end{aligned}$ | Hysteresis |  | 0.53 | 0.6 | 0.75 |  |
| Supply Currents |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{DD} \text { (off) }}$ | Startup current | $\mathrm{V}_{\mathrm{DD}}$ is 5.2 V |  | 150 | 270 | $\mu \mathrm{A}$ |
| IDD | Operating supply current |  |  | 5 | 10 | mA |
| VREF Output Voltage |  |  |  |  |  |  |
| $\mathrm{V}_{\text {REF }}$ | VREF total output range | $0 \leq \mathrm{IR} \leq 20 \mathrm{~mA}$; $\mathrm{V}_{\mathrm{DD}}=$ from 8 V to 17 V | 4.925 | 5 | 5.075 | V |
| $\mathrm{I}_{\text {Scc }}$ | Short-circuit current | VREF $=0 \mathrm{~V}$ | -53 |  | -23 | mA |
| Switching Frequency ( $1 / 2$ of internal oscillator frequency $\mathrm{f}_{\text {Osc }}$ ) |  |  |  |  |  |  |
| $\mathrm{f}_{\text {SW(nom) }}$ | Total range |  | 92 | 100 | 108 | KHz |
| $\mathrm{D}_{\text {MAX }}$ | Maximum duty cycle |  |  | 95\% | 97\% |  |
| Synchronization |  |  |  |  |  |  |
| PH ${ }_{\text {SYNC }}$ | Total range | $\mathrm{R}_{\mathrm{T}}=59 \mathrm{k} \Omega$ between RT and GND; Input pulses $200 \mathrm{kHz}, \mathrm{D}=0.5$ at SYNC | 85 | 90 | 95 | ${ }^{\circ} \mathrm{PH}$ |
| $\mathrm{f}_{\text {SYNC }}$ | Total range | $\mathrm{R}_{\mathrm{T}}=59 \mathrm{k} \Omega \text { between } \mathrm{RT} \text { and } 5 \mathrm{~V} ;-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq$ $125^{\circ} \mathrm{C}$ | 180 | 200 | 220 | kHz |
| tpw | Pulse duration |  | 2.2 | 2.5 | 2.8 | $\mu \mathrm{s}$ |

(1) Typical values for $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

## ELECTRICAL CHARACTERISTICS ${ }^{(1)}$ (continued)

$\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{VDD}}=1 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{REF}}=1 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{AB}}=22.6 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{CD}}=22.6 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{EF}}=13.3 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{SUM}}=124 \mathrm{k} \Omega$, RMIN $=88.7 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{T}}=59 \mathrm{k} \Omega$ connected between RT pin and $5-\mathrm{V}$ voltage supply to set $\mathrm{f}_{\mathrm{SW}}=100 \mathrm{kHz}\left(\mathrm{f}_{\mathrm{SSC}}=200 \mathrm{kHz}\right.$ ) (unless otherwise noted). All component designations are from the Typical Application Diagram, Figure 2.

| PARAMETER |  | TEST CONDITION | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Error Amplifier |  |  |  |  |  |  |
| VICM | Common mode input voltage range | $\mathrm{V}_{\text {ICM }}$ range ensures parameters, the functionality ensured for $3.6 \mathrm{~V}<\mathrm{V}_{\text {ICM }}<\mathrm{V}_{\text {REF }}+0.4 \mathrm{~V}$, and -0.4 $\mathrm{V}<\mathrm{V}_{\text {ICM }}<0.5 \mathrm{~V}$ | 0.5 |  | 3.6 | V |
| $\mathrm{V}_{10}$ | Offset voltage |  | -7 |  | 7 | mV |
| $\mathrm{I}_{\text {BIAS }}$ | Input bias current |  | -1 |  | 1 | $\mu \mathrm{A}$ |
| EA ${ }_{\text {HIGH }}$ | High-level output voltage | $(E A+)-(E A-)=500 \mathrm{mV}, \mathrm{I}_{\text {EAOUT }}=-0.5 \mathrm{~mA}$ | 3.9 | 4.25 |  |  |
| EALow | Low-level output voltage | $(E A+)-(E A-)=-500 \mathrm{mV}, \mathrm{I}_{\text {EAOUT }}=0.5 \mathrm{~mA}$ |  | 0.25 | 0.35 |  |
| Isource | Error-amplifier source current |  | -8 | -3.75 | -0.5 |  |
| ISINK | Error-amplifier sink current |  | 2.7 | 4.6 | 5.75 |  |
| IVoL | Open-loop dc gain |  |  | 100 |  | dB |
| GBW | Unity gain bandwidth ${ }^{(2)}$ |  |  | 3 |  | MHz |
| Cycle-by-Cycle Current Limit |  |  |  |  |  |  |
| VCS_LIM | CS pin cycle-by-cycle threshold |  | 1.94 | 2 | 2.06 | V |
| $\mathrm{T}_{\text {cs }}$ | Propagation delay from CS to OUTC and OUTD outputs | Input pulse between CS and GND from zero to 2.5 V |  | 100 |  | ns |
| Internal Hiccup Mode Settings |  |  |  |  |  |  |
| lds | Discharge current to set cycle-by-cycle current limit duration | $\mathrm{CS}=2.5 \mathrm{~V}, \mathrm{VSS}=4 \mathrm{~V}$ | 15 | 20 | 25 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{HCC}}$ | Hiccup off-time threshold |  | 3.2 | 3.6 | 4.2 | V |
| IHCC | Discharge current to set hiccup-mode off-time |  | 1.9 | 2.55 | 3.2 | $\mu \mathrm{A}$ |
| Soft Start/Enable |  |  |  |  |  |  |
| $\mathrm{I}_{\text {Ss }}$ | Charge current | $\mathrm{V}_{S S}=0 \mathrm{~V}$ | 20 | 25 | 30 | $\mu \mathrm{A}$ |
| $V_{\text {SS_STD }}$ | Shutdown/restart/reset threshold |  | 0.25 | 0.5 | 0.7 | V |
| $\mathrm{V}_{\text {SS_PU }}$ | Pullup threshold |  | 3.3 | 3.7 | 4.3 |  |
| $\mathrm{V}_{\text {SS_CL }}$ | Clamp voltage |  | 4.2 | 4.65 | 4.95 |  |

(2) Verified during characterization only.

## ELECTRICAL CHARACTERISTICS ${ }^{(1)}$ (continued)

$V_{D D}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{VDD}}=1 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{REF}}=1 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{AB}}=22.6 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{CD}}=22.6 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{EF}}=13.3 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{SUM}}=124 \mathrm{k} \Omega$, RMIN $=88.7 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{T}}=59 \mathrm{k} \Omega$ connected between RT pin and $5-\mathrm{V}$ voltage supply to set $\mathrm{f}_{\mathrm{SW}}=100 \mathrm{kHz}\left(\mathrm{f}_{\mathrm{OSC}}=200 \mathrm{kHz}\right.$ ) (unless otherwise noted). All component designations are from the Typical Application Diagram, Figure 2.

|  | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Programmable Delay Time Set Accuracy and Range ${ }^{(3)(4)(5)(6)(7)}$ |  |  |  |  |  |  |
| $\mathrm{t}_{\text {ABSET1 }}$ | Short delay time set accuracy between OUTA and OUTB | $\mathrm{CS}=\mathrm{ADEL}=\mathrm{ADELEF}=1.8 \mathrm{~V}$ | 32 | 45 | 56 | ns |
| $\mathrm{t}_{\text {ABSET2 }}$ | Long delay time set accuracy between OUTA and OUTB | $\mathrm{CS}=\mathrm{ADEL}=\mathrm{ADELEF}=0.2 \mathrm{~V}$ | 216 | 270 | 325 | ns |
| $\mathrm{t}_{\text {CDSET1 }}$ | Short delay time set accuracy between OUTC and OUTD | $\mathrm{CS}=\mathrm{ADEL}=\mathrm{ADELEF}=1.8 \mathrm{~V}$ | 32 | 45 | 56 | ns |
| $\mathrm{t}_{\text {CDSET2 }}$ | Long delay time set accuracy between OUTC and OUTD | $\mathrm{CS}=\mathrm{ADEL}=\mathrm{ADELEF}=0.2 \mathrm{~V}$ | 216 | 270 | 325 | ns |
| $\mathrm{t}_{\text {AFSET1 }}$ | Short delay time set accuracy between falling OUTA, OUTF | $\mathrm{CS}=\mathrm{ADEL}=\mathrm{ADELEF}=0.2 \mathrm{~V}$ | 22 | 35 | 48 | ns |
| $\mathrm{t}_{\text {AFSET2 }}$ | Long delay time set accuracy between falling OUTA, OUTF | $\mathrm{CS}=\mathrm{ADEL}=\mathrm{ADELEF}=1.8 \mathrm{~V}$ | 190 | 240 | 290 | ns |
| $\mathrm{t}_{\text {BESET1 }}$ | Short delay time set accuracy between falling OUTB, OUTE | $\mathrm{CS}=\mathrm{ADEL}=\mathrm{ADELEF}=0.2 \mathrm{~V}$ | 22 | 35 | 48 | ns |
| $\mathrm{t}_{\text {BESET2 }}$ | Long delay time set accuracy between falling OUTB, OUTE | $\mathrm{CS}=\mathrm{ADEL}=\mathrm{ADELEF}=1.8 \mathrm{~V}$ | 190 | 240 | 290 | ns |
| $\Delta \mathrm{t}_{\text {ADBC }}$ | Pulse matching between OUTA rise, OUTD fall and OUTB rise, OUTC fall | $\mathrm{CS}=\mathrm{ADEL}=\mathrm{ADELEF}=1.8 \mathrm{~V}, \mathrm{COMP}=2 \mathrm{~V}$ | -50 | 0 | 50 | ns |
| $\Delta t_{\text {ABBA }}$ | Half cycle matching between OUTA rise, OUTB rise and OUTB rise, OUTA rise | $\mathrm{CS}=\mathrm{ADEL}=\mathrm{ADELEF}=1.8 \mathrm{~V}, \mathrm{COMP}=2 \mathrm{~V}$ | -50 | 0 | 50 | ns |
| $\Delta \mathrm{t}_{\text {EEFF }}$ | Pulse matching between OUTE fall, OUTE rise and OUTF fall, OUTF rise | $\mathrm{CS}=\mathrm{ADEL}=\mathrm{ADELEF}=0.2 \mathrm{~V}, \mathrm{COMP}=2 \mathrm{~V}$ | -60 | 0 | 60 | ns |
| $\Delta \mathrm{t}_{\text {EFFE }}$ | Pulse matching between OUTE fall, OUTF rise and OUTF fall, OUTE rise | $\mathrm{CS}=\mathrm{ADEL}=\mathrm{ADELEF}=0.2 \mathrm{~V}, \mathrm{COMP}=2 \mathrm{~V}$ | -60 | 0 | 60 | ns |

(3) See Figure 6 for timing diagram and $\mathrm{t}_{\mathrm{ABSET} 1}, \mathrm{t}_{\mathrm{ABSET} 2}, \mathrm{t}_{\mathrm{CDSET} 1}, \mathrm{t}_{\mathrm{CDSET} 2}$ definitions.
(4) See Figure 9 for timing diagram and $\mathrm{t}_{\text {AFSET1 }}, \mathrm{t}_{\text {AFSET2 }}, \mathrm{t}_{\mathrm{BESET} 1}, \mathrm{t}_{\mathrm{BESET}}$ definitions.
(5) Pair of outputs OUTC, OUTE and OUTD, OUTF always going high simultaneously.
(6) Outputs A or B are never allowed to go high if both outputs OUTE and OUTF are high.
(7) All delay settings are measured relatively $50 \%$ of pulse amplitude.

## ELECTRICAL CHARACTERISTICS ${ }^{(1)}$ (continued)

$\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{VDD}}=1 \mu \mathrm{~F}, \mathrm{C}_{\mathrm{REF}}=1 \mu \mathrm{~F}, \mathrm{R}_{\mathrm{AB}}=22.6 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{CD}}=22.6 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{EF}}=13.3 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{SUM}}=124 \mathrm{k} \Omega$, RMIN $=88.7 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{T}}=59 \mathrm{k} \Omega$ connected between RT pin and $5-\mathrm{V}$ voltage supply to set $\mathrm{f}_{\mathrm{SW}}=100 \mathrm{kHz}\left(\mathrm{f}_{\mathrm{OSC}}=200 \mathrm{kHz}\right.$ ) (unless otherwise noted). All component designations are from the Typical Application Diagram, Figure 2.

| PARAMETER |  | TEST CONDITION | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Light-Load Efficiency Circuit |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{DCM}}$ | DCM threshold, $\mathrm{T}=25^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{DCM}}=0.4 \mathrm{~V}$, Sweep CS confirm there are OUTE and OUTF pulses | 0.37 | 0.39 | 0.41 | V |
|  | $\begin{aligned} & \text { DCM threshold, } \mathrm{T}=0^{\circ} \mathrm{C} \text { to } \\ & 85^{\circ} \mathrm{C}{ }^{(8)} \end{aligned}$ | $\mathrm{V}_{\mathrm{DCM}}=0.4 \mathrm{~V}$, Sweep CS, confirm there are OUTE and OUTF pulses | 0.364 | 0.390 | 0.416 |  |
|  | $\begin{aligned} & \text { DCM threshold, } \mathrm{T}=-40^{\circ} \mathrm{C} \text { to } \\ & 125^{\circ} \mathrm{C}(8) \end{aligned}$ | $\mathrm{V}_{\mathrm{DCM}}=0.4 \mathrm{~V}$, Sweep CS, confirm there are OUTE and OUTF pulses | 0.35 | 0.39 | 0.43 |  |
| $\mathrm{I}_{\text {DCM, SRC }}$ | DCM sourcing current | CS < DCM threshold | 14 | 20 | 26 | $\mu \mathrm{A}$ |
| $\mathrm{t}_{\text {MIN }}$ | Total range | $\mathrm{R}_{\text {TMIN }}=88.7 \mathrm{k} \Omega$ | 425 | 525 | 625 | ns |
| OUTPUTS OUTA, OUTB, OUTC, OUTD, OUTE, OUTF |  |  |  |  |  |  |
| ISINK/SRC | Sink/Source peak current ${ }^{(8)}$ |  |  | 0.2 |  | A |
| $\mathrm{tr}_{r}$ | Rise time | $\mathrm{C}_{\text {LOAD }}=100 \mathrm{pF}$ |  | 9 | 25 | ns |
| $\mathrm{t}_{\mathrm{f}}$ | Fall time | $\mathrm{C}_{\text {LOAD }}=100 \mathrm{pF}$ |  | 7 | 25 | ns |
| $\mathrm{R}_{\text {SRC }}$ | Output source resistance | IOUT $=20 \mathrm{~mA}$ | 10 | 20 | 35 | $\Omega$ |
| $\mathrm{R}_{\text {SINK }}$ | Output sink resistance | $\mathrm{I}_{\text {OUT }}=20 \mathrm{~mA}$ | 5 | 10 | 30 | $\Omega$ |
| THERMAL SHUTDOWN |  |  |  |  |  |  |
|  | Rising threshold ${ }^{(8)}$ |  |  | 160 |  | ${ }^{\circ} \mathrm{C}$ |
|  | Falling threshold ${ }^{(8)}$ |  |  | 140 |  | ${ }^{\circ} \mathrm{C}$ |
|  | Hysteresis |  |  | 20 |  | ${ }^{\circ} \mathrm{C}$ |

(8) Verified during characterization only

## DEVICE INFORMATION



PIN FUNCTIONS

| PIN |  | I/O | FUNCTION |
| :---: | :---: | :---: | :---: |
| NUMBER | NAME |  |  |
| 1 | VREF | 0 | $5-\mathrm{V}, \pm 1.5 \%, 20-\mathrm{mA}$ reference voltage output |
| 2 | EA+ | 1 | Error amplifier non-inverting input |
| 3 | EA- | 1 | Error amplifier inverting input |
| 4 | COMP | I/O | Error amplifier output and input to the PWM comparator |
| 5 | SS/EN | I | Soft-start programming, device enable and hiccup-mode protection circuit |
| 6 | DELAB | 1 | Dead-time delay programming between OUTA and OUTB |
| 7 | DELCD | 1 | Dead-time delay programming between OUTC and OUTD |
| 8 | DELEF | 1 | Delay-time programming between OUTA to OUTF, and OUTB to OUTE |
| 9 | TMIN | 1 | Minimum duty-cycle programming in burst mode |
| 10 | RT | 1 | Oscillator frequency set. Master- or slave-mode setting |
| 11 | RSUM | 1 | Slope compensation programming. Voltage-mode or peak-current-mode setting |
| 12 | DCM | 1 | DCM threshold setting |
| 13 | ADELEF | 1 | Delay-time programming between primary-side and secondary-side switches, $\mathrm{t}_{\text {AFSET }}$ and tBESET . |
| 14 | ADEL | 1 | Dead-time programming for the primary switches over CS voltage range, $\mathrm{t}_{\mathrm{ABSET}}$ and tCDSET. |
| 15 | CS | 1 | Current sense for cycle-by-cycle overcurrent protection and adaptive delay functions |
| 16 | SYNC | I/O | Synchronization out from master controller to input of slave controller |
| 17 | OUTF | 0 | 0.2-A sink/source synchronous switching output |
| 18 | OUTE | 0 | 0.2-A sink/source synchronous switching output |
| 19 | OUTD | 0 | 0.2-A sink/source primary switching output |
| 20 | OUTC | 0 | 0.2-A sink/source primary switching output |
| 21 | OUTB | 0 | 0.2-A sink/source primary switching output |
| 22 | OUTA | 0 | 0.2-A sink/source primary switching output |
| 23 | VDD | 1 | Bias supply input |
| 24 | GND |  | Ground. All signals are referenced to this node. |



Figure 1. Functional Block Diagram


Figure 2. Typical Application Diagram

Start-Up Timing Diagram
No output delay shown, COMP-to-RAMP offset not included
Figure 3.


Figure 4. UCC28950-Q1 Timing Diagram

NOTE
There is no pulse on OUTE during burst mode at start-up. Enabling the synchronous rectifier outputs requires two preceding falling-edge PWM pulses.

## Steady State/Shutdown Timing Diagram

No output delay shown, COMP-to-RAMP offset not included


Figure 5. UCC28950-Q1 Timing Diagram

## DETAILED PIN DESCRIPTION AND PARAMETER SETTINGS

## Start-Up Protection Logic

Before the UCC28950-Q1 controller starts up, there is a requirement to meet the following conditions:

- VDD voltage exceeds rising UVLO threshold, 7.3 V typical.
- The 5-V reference voltage is available.
- Junction temperature is below the thermal shutdown threshold of $140^{\circ} \mathrm{C}$.
- The voltage on the soft-start capacitor is not below 0.55 V typical.

Meeting all those conditions causes the generation of an internal enable signal EN that initiates the soft-start process. The voltage at the SS pin defines the duty cycle during the soft start, and cannot be lower than the duty cycle set by TMIN, or by the cycle-by-cycle current-limit circuit, depending on load conditions.

## Voltage Reference (VREF)

The accurate ( $\pm 1.5 \%$ ) 5 -V reference voltage regulator with the short-circuit protection circuit supplies internal circuitry and provides up to a $20-\mathrm{mA}$ external output current for setting dc-dc converter parameters. Place a lowESR and -ESL decoupling capacitor $\mathrm{C}_{\text {REF }}$ in the $1-\mu \mathrm{F}$ to $2.2-\mu \mathrm{F}$ range, preferably ceramic, from this pin to GND, as close to the related pins as possible for best performance. The only condition where the reference regulator is shut down internally is during undervoltage lockout.

## Error Amplifier (EA+, EA-, COMP)

The error amplifier has two uncommitted inputs, EA+ and EA-, with a $3-\mathrm{MHz}$ unity bandwidth, which allows flexibility in closing the feedback loop. EA+ is a non-inverting input, EA- is an inverting input, and COMP is the output of the error amplifier. The input-voltage common-mode range within which the parameters of the error amplifier are specified is from 0.5 V to 3.6 V . The output of the error amplifier connects internally to the noninverting input of the PWM comparator. The range of the error-amplifier output of 0.25 V to 4.25 V far exceeds the PWM comparator input-ramp signal range, which is from 0.8 V to 2.8 V . The soft-start signal serves as an additional non-inverting input of the error amplifier. The lower of the two non-inverting inputs of the error amplifier is the dominant input and sets the duty cycle where the output signal of the error amplifier is compared with the internal ramp at the inputs of the PWM comparator.

## Soft Start and Enable (SS/EN)

The soft-start pin SS/EN is a multi-function pin used for the following operations:

- Closed-loop soft start with the gradual duty-cycle increase from the minimum set by TMIN up to the steadystate duty cycle required by the regulated output voltage
- Setting hiccup-mode conditions during cycle-by-cycle overcurrent limit
- On/off control for the converter

During soft start, one of the voltages at the SS/EN or EA+ pins, whichever is lower (SS/EN -0.55 V ) or EA+ voltage (see the Block Diagram), sets the reference voltage for a closed feedback loop. Both SS/EN and EA+ signals are non-inverting inputs of the error amplifier, with the COMP pin being its output. Thus the soft start always goes under the closed feedback loop and the voltage at the COMP pin sets the duty cycle. The duty cycle defined by the COMP voltage cannot be shorter than the TMIN pulse set by the user. However, if the cycle-by-cycle current limit circuit sets the shortest duty cycle, then that duty cycle becomes dominant over the duty cycle defined by the COMP voltage or by the TMIN block.
An external capacitor $\mathrm{C}_{\mathrm{SS}}$, connected between SS/EN pin and ground, defines the soft-start duration and the internal charge current that has typical value of $25 \mu \mathrm{~A}$. Pulling the soft-start pin externally below 0.55 V shuts down the controller. The release of the soft-start pin enables the controller to start, and if there is no current-limit condition, the duty cycle applied to the output inductor gradually increases until it reaches the steady-state duty cycle defined by the regulated output voltage of the converter. This happens when the voltage at the SS/EN pin reaches and then exceeds the voltage at the EA+ pin, $\mathrm{V}(\mathrm{SS} / \mathrm{EN}) \geq \mathrm{VNI} / 0.55 \mathrm{~V}$. Thus, for the given soft-start time $\mathrm{t}_{\mathrm{SS}}$, Equation 1 or Equation 2 can define the $\mathrm{C}_{\mathrm{SS}}$ value:

$$
\begin{align*}
& \mathrm{C}_{\mathrm{SS}(\text { master ) }}=\frac{\mathrm{T}_{\mathrm{SS}} \times 25 \mu \mathrm{~A}}{(\mathrm{VNI}+0.55)}  \tag{1}\\
& \mathrm{C}_{\mathrm{SS}(\text { slave })}=\frac{\mathrm{T}_{\mathrm{SS}}}{825 \mathrm{~K} \times \operatorname{Ln}\left(\frac{20.6}{20.6-\mathrm{VNI}-0.55}\right)} \tag{2}
\end{align*}
$$

For example, in Equation 1, if the user selects soft-start time $\mathrm{T}_{\text {ss }}$ to be 10 ms , and the VNI is 2.5 V , then the softstart capacitor $\mathrm{C}_{\mathrm{SS}}$ is equal to 82 nF .

## NOTE

For a converter configured in slave mode, make sure to place an $825-\mathrm{k} \Omega$ resistor from the SS pin to ground.

## Light-Load Power-Saving Mode

The UCD28950 offers four different light-load management techniques for improving the efficiency of a power converter over a wide load-current range.

1. Adaptive delay,
(a) ADEL, which sets and optimizes the dead-time control for the primary switches over a wide load-current range.
(b) ADELEF, which sets and optimizes the delay-time control between the primary-side switches and the secondary-side switches.
2. TMIN, sets the minimum duty cycle as long as the part is not in current-limit mode.
3. Dynamic synchronous rectifier on/off control in DCM mode, for increased efficiency at light loads. The DCM mode starts when the voltage at CS pin is lower than the threshold set by the user. In DCM mode, the device pulls the synchronous output drive signals OUTE and OUTF low.
4. Burst mode, for maximum efficiency at very light loads or no load. Burst mode has an even number of PWM TMIN pulses followed by off-time. The TMIN duration set by the user defines transition to the burst mode.

## Adaptive Delay, (Delay between OUTA and OUTB, OUTC and OUTD (DELAB, DELCD, ADEL))

The resistor $R_{A B}$ from the DELAB pin, DELAB to GND, along with the resistor divider $R_{A H 1}$ from the $C S$ pin to the ADEL pin and $R_{A}$ from the ADEL pin to GND sets the delay $T_{\text {ABSET }}$ between one of outputs OUTA or OUTB going low and another output going high Figure 6.


Figure 6. Delay Definitions Between OUTA and OUTB, OUTC and OUTD
This delay gradually increases as a function of the CS signal from $T_{\text {ABSET1 }}$, which is measured at $\mathrm{V}_{\mathrm{CS}}=1.8 \mathrm{~V}$, to $\mathrm{T}_{\text {ABSET2 }}$, which is measured at $\mathrm{V}_{\mathrm{CS}}=0.2 \mathrm{~V}$. This approach ensures there is no shoot-through current during the high-side and low-side MOSFET switching and optimizes the delay for the ZVS condition over a wide loadcurrent range. The resistor divider $\mathrm{R}_{\mathrm{AHI}}$ and $\mathrm{R}_{\mathrm{A}}$ determines the setting of the proportional ratio between longest and shortest. Tying the CS and ADEL pins together achieves the maximum ratio. Connecting ADEL to GND fixes the delay, which is then defined only by the resistor $\mathrm{R}_{\mathrm{AB}}$ from DELAB to $G N D$. The delay $\mathrm{T}_{\text {CDSET1 }}$ and $\mathrm{T}_{\text {CDSET2 }}$ settings and their behavior for outputs OUTC and OUTD are very similar to the one described for OUTA and OUTB. The difference is that resistor $\mathrm{R}_{\text {CD }}$ connected between the DELCD pin and GND sets the delay $\mathrm{T}_{\text {CDSET }}$. Delays for outputs OUTC and OUTD share with the outputs OUTA and OUTB the same CS voltage-dependence pin ADEL.

The following Equation 3 defines the delay time $\mathrm{T}_{\text {ABSET }}$.

$$
\begin{equation*}
\mathrm{T}_{\text {ABSET }}=\left(\frac{5 \times \mathrm{R}_{\mathrm{AB}}}{0.15 \mathrm{~V}+\mathrm{CS} \times \mathrm{K}_{\mathrm{A}} \times 1.46}\right) \mathrm{ns}+5 \mathrm{~ns} \tag{3}
\end{equation*}
$$

The same equation defines the delay time $T_{C D S E T}$ in another leg, except $R_{C D}$ replaces $R_{A B}$.

$$
\begin{equation*}
\mathrm{T}_{\text {CDSET }}=\left(\frac{5 \times \mathrm{R}_{\mathrm{CD}}}{0.15 \mathrm{~V}+\mathrm{CS} \times \mathrm{K}_{\mathrm{A}} \times 1.46}\right) \mathrm{ns}+5 \mathrm{~ns} \tag{4}
\end{equation*}
$$

In these equations $R_{A B}$ and $R_{C D}$ are in $k \Omega$ and $C S$, the voltage at pin $C S$, is in volts, and $K_{A}$ is a numerical coefficient in the range from 0 to 1 . The delay time $T_{\text {ABSET }}$ and $T_{\text {CDSET }}$ are in ns. These equations are empirical approximations derived from measured data. Thus, there is no unit agreement in the equations. As an example, assume $R_{A B}=15 \mathrm{k} \Omega, C S=1 \mathrm{~V}$ and $\mathrm{K}_{\mathrm{A}}=0.5$. Then $\mathrm{T}_{\text {ABSET }}$ is 90.25 ns . In both Equation 3 and Equation $4, \mathrm{~K}_{\mathrm{A}}$ is the same, defined as:

$$
\begin{equation*}
K_{A}=\frac{R_{A}}{R_{A}+R_{\text {AHI }}} \tag{5}
\end{equation*}
$$

$K_{A}$ sets how the delay is sensitive to CS voltage variation. If $K_{A}=0$ (ADEL shorted to GND), the delay is fixed. If $\mathrm{K}_{\mathrm{A}}=1$ (ADEL is tied to CS), the delay is maximum at $\mathrm{CS}=0.2 \mathrm{~V}$ and gradually decreases when CS goes up to 1.8 V . The ratio between the maximum and minimum delay can be up to 6:1.

TI recommends to start by setting $\mathrm{K}_{\mathrm{A}}=0$ and setting $\mathrm{T}_{\text {ABSET }}$ and $\mathrm{T}_{\text {CDSET }}$ relatively large, using equations or plots in the data sheet to avoid hard switching or even shoot-through current. Accordingly, resistors $\mathrm{R}_{\mathrm{AB}}$ and $\mathrm{R}_{\mathrm{CS}}$ set the delay between outputs A, B and C, D. Program the optimal delays at light load first. Then by changing $\mathrm{K}_{\mathrm{A}}$, set the optimal delay for the outputs A, B at maximum current. $\mathrm{K}_{\mathrm{A}}$ for outputs $\mathrm{C}, \mathrm{D}$ is the same as for $\mathrm{A}, \mathrm{D}$. Usually outputs C and D have ZVS if sufficient delay is provided.

## NOTE

The allowed resistor range on DELAB and DELCD, $R_{A B}$ and $R_{C D}$ is $13 \mathrm{k} \Omega$ to $90 \mathrm{k} \Omega$.
$\mathrm{R}_{\mathrm{A}}$ and $\mathrm{R}_{\text {AHII }}$ define the portion of voltage at pin CS applied to the pin ADEL (See the Typical Application Diagram, Figure 2). $\mathrm{K}_{\mathrm{A}}$ defines how significantly the delay time depends on CS voltage. $\mathrm{K}_{\mathrm{A}}$ varies from 0 , where ADEL pin is shorted to ground $\left(\mathrm{R}_{\mathrm{A}}=0\right)$ and the delay does not depend on CS voltage, to 1 , where ADEL ties to $C S\left(R_{A H}=0\right)$. Setting $K_{A}, R_{A B}$, and $R_{C D}$ provides the ability to maintain optimal ZVS conditions of primary switches over load current, because the voltage at CS pin includes reflected load current to the primary side through the current-sensing circuit. The plots in Figure 7 and Figure 8 show the delay-time settings as a function of the CS voltage and $K_{A}$ for two different conditions: $R_{A B}=R_{C D}=13 \mathrm{k} \Omega$ (Figure 7) and $R_{A B}=R_{C D}=90 \mathrm{k} \Omega$ (Figure 8 ).


Figure 7. Delay-Time Set $t_{\text {ABSET }}$ and $\mathrm{t}_{\text {CDSET }}$
(Over CS Voltage Variation and Selected $\mathrm{K}_{\mathrm{A}}$ for $\mathrm{R}_{\mathrm{AB}}$ and $\mathrm{R}_{\mathrm{CD}}$ Equal $13 \mathrm{k} \Omega$ )


Figure 8. Delay-Time Set $\mathrm{t}_{\text {ABSET }}$ and $\mathrm{t}_{\text {CDSET }}$
(Over CS Voltage Variation and Selected $\mathrm{K}_{\mathrm{A}}$ for $\mathbf{R}_{\mathrm{AB}}$ and $\mathbf{R}_{\mathrm{CD}}$ Equal $90 \mathrm{k} \Omega$ )

## Adaptive Delay (Delay Between OUTA and OUTF, OUTB and OUTE (DELEF, ADELEF))

Resistor $R_{\text {EF }}$ from the DELEF pin to GND along with resistor divider $R_{\text {AEFHI }}$ from the CS pin to the ADELEF pin and $R_{\text {AEF }}$ from the ADELEF pin to GND sets equal delays $t_{\text {AFSET }}$ and $t_{\text {BESET }}$ between outputs OUTA or OUTB going low and related output OUTF or OUTE going low Figure 9.


Figure 9. Delay Definitions Between OUTA and OUTF, OUTB and OUTE
These delays gradually increase as a function of the $C S$ signal from $\mathrm{t}_{\text {AFSET } 1}$, measured at $\mathrm{V}_{\mathrm{CS}}=0.2 \mathrm{~V}$, to $\mathrm{T}_{\text {AFSET2 }}$, measured at $\mathrm{V}_{C S}=1.8 \mathrm{~V}$. Opposite to the DELAB and DELCD behavior, this delay is longest ( $\mathrm{T}_{\text {AFSET2 }}$ ) when the signal at CS pin is maximum and shortest ( $\mathrm{T}_{\text {AFSET1 }}$ ) when the CS signal is minimmum. This approach reduces the synchronous-rectifier MOSFET body-diode conduction time over a wide load-current range, thus improving efficiency and reducing diode recovery time. The resistor divider $\mathrm{R}_{\text {AEFHI }}$ and $\mathrm{R}_{\text {AEF }}$, determines the setting of the proportional ratio between the longest and shortest delay. If CS and ADELEF are shorted, the ratio is maximized. Connecting ADELEF to GND fixes the delay, defined only by resistor $\mathrm{R}_{\mathrm{EF}}$ from DELEF to GND.
Equation 6 defines delay time $t_{\text {AFSET }}$. The same Figure 1 defines the delay time $\mathrm{t}_{\text {BESET }}$.

$$
\begin{equation*}
\mathrm{T}_{\mathrm{AFSET}}=\left(\left(\frac{5 \times \mathrm{R}_{\mathrm{EF}}}{2.65 \mathrm{~V}-\mathrm{CS} \times \mathrm{K}_{\mathrm{EF}} \times 1.32}\right) \mathrm{ns}+4 \mathrm{~ns}\right) \tag{6}
\end{equation*}
$$

In this equation $R_{E F}$ is in $k \Omega$, $C S$, which is the voltage at pin CS, is in volts and $K_{E F}$ is a numerical gain factor of CS voltage from 0 to 1 . Delay time $\mathrm{t}_{\text {AFSET }}$ is in ns. This equation is an empirical approximation of measured data, thus, there is no unit agreement in it. As an example calculation, assume $R_{E F}=15 \mathrm{k} \Omega, C S=1 \mathrm{~V}$ and $\mathrm{K}_{\mathrm{EF}}=0.5$. Then $t_{\text {AFSET }}$ is 41.7 ns . The definition of $\mathrm{K}_{\mathrm{EF}}$ is:

$$
\begin{equation*}
K_{E F}=\frac{R_{\text {AEF }}}{R_{\text {AEF }}+R_{\text {AEF(hi) }}} \tag{7}
\end{equation*}
$$

$\mathrm{R}_{\text {AEF }}$ and $\mathrm{R}_{\text {AEFH }}$ define the portion of the voltage at pin CS applied to pin ADELEF (See the Typical Application Diagram ). $\mathrm{K}_{\text {EF }}$ defines how significantly the delay time depends on the CS voltage. $\mathrm{K}_{\mathrm{EF}}$ varies from 0 , with the ADELEF pin shorted to ground $\left(\mathrm{R}_{\text {AEF }}=0\right)$ and the delay independent of the $C S$ voltage, to 1 , with ADELEF tied to $C S\left(R_{\text {AEFHI }}=0\right)$.

## NOTE

The allowed resistor range on DELEF, $\mathrm{R}_{\mathrm{EF}}$ is $13 \mathrm{k} \Omega$ to $90 \mathrm{k} \Omega$.

The plots in Figure 10 and Figure 11 show delay time settings as function of the CS voltage and $\mathrm{K}_{\mathrm{EF}}$ for two different conditions: $R_{E F}=13 \mathrm{k} \Omega$ (Figure 10) and $R_{E F}=90 \mathrm{k} \Omega$ (Figure 11)


Figure 10. Delay Time $\mathrm{t}_{\text {AFSET }}$ and $\mathrm{t}_{\text {BESET }}$
(Over CS Voltage and Selected $\mathrm{K}_{\mathrm{EF}}$ for $\mathrm{R}_{\mathrm{EF}}$ Equal $13 \mathrm{k} \Omega$ )


Figure 11. Delay Time $t_{\text {AFSET }}$ and $\mathrm{t}_{\text {BESET }}$
(Over CS Voltage and Selected $\mathrm{K}_{\mathrm{EF}}$ for $\mathrm{R}_{\mathrm{EF}}$ Equal $90 \mathrm{k} \Omega$ )

## Minimum Pulse (TMIN)

Resistor $\mathrm{R}_{\text {TMIN }}$ from the TMIN pin to GND sets the fixed minimum pulse, TMIN, applied to the output rectifier, enabling ZVS of the primary switches at light load. If the output PWM pulse demanded by the feedback loop is shorter than TMIN, then the controller proceeds to the burst mode of operation, where the off-time dictated by the feedback loop follows an even number of TMIN pulses. The time it takes to raise the sufficient magnetizing current in the power transformer to maintain ZVS dictates the proper selection of TMIN. Equation 8 defines the minimum pulse TMIN.

$$
\begin{equation*}
\mathrm{TMIN}=\left(5.92 \times \mathrm{R}_{\text {TMIN }}\right) \mathrm{ns} \tag{8}
\end{equation*}
$$

In this equation, $\mathrm{R}_{\text {TMIN }}$ is in $\mathrm{k} \Omega$ and TMIN is in ns.

## NOTE

The minimum allowed resistor on TMIN, $R_{\text {TMIN }}$ is $13 \mathrm{k} \Omega$.
The related plot is Figure 12.


Figure 12. Minimum Time TMIN Over Setting Resistor R $_{\text {TMIN }}$
Equation 9 determines the value of minimum duty cycle DMIN.

$$
\begin{equation*}
\mathrm{DMIN}=\left(\mathrm{TMIN} \times \mathrm{F}_{\mathrm{SW}(\mathrm{osc})} \times 10^{-4}\right) \% \tag{9}
\end{equation*}
$$

Here, $\mathrm{f}_{\mathrm{SW}(\mathrm{osc})}$ is oscillator frequency in kHz , TMIN is the minimum pulse in ns, and DMIN is in percent.

## Burst Mode

If the converter is commanding a duty cycle lower than TMIN, then the controller goes into burst mode. The controller always delivers an even number of power cycles to the power transformer. The controller always stops its bursts with the OUTB and OUTC power-delivery cycle. If the controller still demands a duty cycle less than TMIN, then the controller goes into shutdown mode. Then it waits until the converter demands a duty cycle equal or higher than TMIN before the controller puts out TMIN or a PWM duty cycle as dictated by the COMP voltage pin.

## Switching Frequency Setting (RT)

Connecting an external resistor $\mathrm{R}_{\mathrm{T}}$ between the RT and VREF pins sets the fixed-frequency operation and configures the controller as a master providing synchronization output pulses at the SYNC pin with 0.5 duty cycle and frequency equal to the internal oscillator. To set the converter in slave mode, connect the external resistor $\mathrm{R}_{\mathrm{T}}$ between the RT pin and GND, and place an $825-\mathrm{k} \Omega$ resistor from the SS pin to GND in parallel to the SS_EN capacitor. This configures the controller as a slave. The slave controller operates with $90^{\circ}$ phase shift relatively to the master converter if their SYNC pins are tied together. The switching frequency of the converter is equal to the frequency of output pulses. The following Equation 10 defines the nominal switching frequency of the converter configured as a master (resistor $\mathrm{R}_{\mathrm{T}}$ between the RT pin and $\mathrm{V}_{\mathrm{REF}}$ ). On the UCC28950-Q1 there is an internal clock oscillator frequency which is twice that of the controller output frequency.

$$
\begin{equation*}
\mathrm{F}_{\text {SW(nom) }}=\left(\frac{2.5 \times 10^{3}}{\left(\frac{\mathrm{RT}}{\mathrm{~V}_{\mathrm{REF}}-2.5 \mathrm{~V}}+1 \times \frac{\mathrm{k} \Omega}{\mathrm{~V}}\right)}\right) \mathrm{kHz} \tag{10}
\end{equation*}
$$

In this equation, $R_{T}$ is in $k \Omega$, VREF is in volts, and $f_{S W(n o m)}$ is in $k H z$. This is also an empirical approximation, and thus there is no unit agreement. Assume, for example, VREF $=5 \mathrm{~V}, \mathrm{R}_{\mathrm{T}}=65 \mathrm{k} \Omega$. Then the switching frequency $\mathrm{f}_{\mathrm{SW}(\text { nom })}$ is 92.6 kHz .
Equation 11 defines the nominal switching frequency of the converter with the converter configured as a slave and resistor $\mathrm{R}_{\mathrm{T}}$ connected between the RT pin and GND.

$$
\begin{equation*}
\mathrm{F}_{\mathrm{SW}(\text { nom })}=\left(\frac{2.5 \times 10^{3}}{\left(\frac{\mathrm{RT}}{2.5 \mathrm{~V}}+1 \times \frac{\mathrm{k} \Omega}{\mathrm{~V}}\right)}\right) \mathrm{kHz} \tag{11}
\end{equation*}
$$

In this equation, $R T$ is in $k \Omega$ and $f$ is in $k H z$. Notice that for $\operatorname{VREF}=5 \mathrm{~V}$, Equation 10 and Equation 11 yield the same results.

The plot in Figure 13 shows how $f_{s w(n o m)}$ depends on the resistor $\mathrm{R}_{\mathrm{T}}$ value when the VREF $=5 \mathrm{~V}$. As it is seen from Equation 10 and Equation 11, the switching frequency $\mathrm{f}_{\mathrm{SW}(\mathrm{nom})}$ setting is for the same value for either master or slave configuration, provided the same resistor value $R_{T}$ is used.


Figure 13. Converter Switching Frequency $\mathrm{f}_{\mathrm{SW}(\mathrm{nom})}$ Over Resistor RT Value

## Slope Compensation (RSUM)

Slope compensation is the technique that adds additional ramp signal to the CS signal and applies to the:

- Input of PWM comparator in case of peak current mode control
- Input of cycle-by-cycle current limit comparator

This prevents sub-harmonic oscillation at $\mathrm{D}>50 \%$ (some publications suggest it might happen even at $\mathrm{D}<$ $50 \%$ ). At low duty cycle and light load, the slope-compensation ramp reduces the noise sensitivity of peak-current-mode control.
Too much additional slope-compensation ramp reduces benefits of PCM control. In the case of cycle-by-cycle current limit, the average current limit becomes lower, and this might reduce the start-up capability with large output capacitance. The optimal compensation slope varies depending on duty cycle, $\mathrm{L}_{\mathrm{O}}$ and $\mathrm{L}_{\mathrm{M}}$.
The controller operating in peak-current-mode control or during the cycle-by-cycle current limit at duty cycle above $50 \%$ requires slope compensation. Placing a resistor from the RSUM pin to ground allows the controller to operate in peak-current-control mode. Connecting the RSUM pin through a resistor to VREF switches the controller to voltage-mode control with the internal PWM ramp. However, the resistor value still provides CS signal compensation for cycle-by-cycle current limit. In other words, in VMC, slope compensation is applied only to the cycle-by-cycle comparator. While in PCM, the slope compensation applies to both the PWM and cycle-bycycle current-limit comparators.
Figure 14 shows the operational logic of the slope-compensation circuit.


Figure 14. Operational Logic of Slope-Compensation Circuit
Equation 12 defines the slope of the additional ramp, me, added to CS signal by placing a resistor from the RSUM pin to ground.

$$
\begin{equation*}
\mathrm{me}=\left(\frac{2.5}{0.5 \times R_{\text {SUM }}}\right) \frac{\mathrm{V}}{\mu \mathrm{~S}} \tag{12}
\end{equation*}
$$

If the resistor from the RSUM pin connects to the VREF pin, then the controller operates in voltage mode control, still having the slope compensation added to CS signal used for the cycle-by-cycle current limit. In such a case, Equation 13 defines the slope.

$$
\begin{equation*}
\mathrm{me}=\left(\frac{\left(\mathrm{V}_{\mathrm{REF}}-2.5 \mathrm{~V}\right)}{0.5 \times \mathrm{R}_{\mathrm{SUM}}}\right) \frac{\mathrm{V}}{\mu \mathrm{~S}} \tag{13}
\end{equation*}
$$

In Equation 12 and Equation 13, the VREF is in volts, RSUM is in $\mathrm{k} \Omega$, and me is in $\mathrm{V} / \mu \mathrm{s}$. These are empirical equations without unit agreement. As an example, substituting VREF $=5 \mathrm{~V}$ and $\mathrm{RSUM}=40 \mathrm{k} \Omega$ yields the result $0.125 \mathrm{~V} / \mu \mathrm{s}$. Figure 15 shows the related plot of me as function of RSUM. Because VREF $=5 \mathrm{~V}$, the plots generated from Equation 12 and Equation 13 coincide.


Figure 15. Slope of the Added Ramp Over Resistor RSUM

## NOTE

The recommended resistor range for $R_{\text {SUM }}$ is $10 \mathrm{k} \Omega$ to $1 \mathrm{M} \Omega$.

## Dynamic SR ON/OFF Control (DCM Mode)

The voltage at the DCM pin provided by the resistor divider Rdcmhi between the VREF pin and DCM, and Rdcm from the DCM pin to GND, sets the percentage of the 2-V current-limit threshold for the current-sense pin, (CS). If the CS pin voltage falls below the DCM pin threshold voltage, then the controller initiates the light-load powersaving mode, and shuts down the synchronous rectifiers, OUTE and OUTF. If the CS pin voltage is higher than the DCM pin threshold voltage, then the controller runs in CCM mode. Connecting the DCM pin to VREF makes the controller run in DCM mode and shuts off both outputs OUTE and OUTF. Shorting the DCM pin to GND disables the DCM feature, and the controller runs in CCM mode under all conditions.


Figure 16. DCM Functional Block


Figure 17. Duty-Cycle Change Over Load-Current Change

There is a nominal $20-\mu \mathrm{A}$ switched current source used to create hysteresis. The current source is active only when the system is in DCM Mode. Otherwise, the curent source is inactive and does not affect the node voltage. Therefore, when in the DCM region, the DCM threshold is the voltage divider plus $\triangle \mathrm{V}$ as explained in Equation 14. When in the CCM region, the threshold is the voltage set by the resistor divider. When the CS pin reaches the threshold set on the DCM pin, the system waits to see two consecutive falling-edge PWM cycles before switching from CCM to DCM and from DCM to CCM. The magnitude of the hysteresis is a function of the external resistor-divider impedance. Calculate the hysteresis using Equation 14:

$$
\begin{equation*}
\Delta \mathrm{V}=2 \times 10^{-5} \frac{\mathrm{R}_{\mathrm{DCMHI}} \times \mathrm{R}_{\mathrm{DCM}}}{\mathrm{R}_{\mathrm{DCMHI}}+\mathrm{R}_{\mathrm{DCM}}} \tag{14}
\end{equation*}
$$



Figure 18. Moving From DCM to CCM Mode


Figure 19. Moving From CCM to DCM Mode
Use DCM in order to prevent reverse current in the output inductor, which could cause the synchronous FETs to fail.

## Current Sensing (CS)

Use of the signal from the current-sense pin is for cycle-by-cycle current limit, peak-current mode control, lightload efficiency management and setting the delay time for outputs OUTA, OUTB, OUTC, OUTD and delay time for outputs OUTE, OUTF. Connect the current-sense resistor R $\mathrm{R}_{\mathrm{CS}}$ between CS and GND. Depending on layout, to prevent a potential electrical noise interference, TI recommends putting a small R-C filter between the $\mathrm{R}_{\mathrm{CS}}$ resistor and CS pin.

## Cycle-by-Cycle Current-Limit Current Protection and Hiccup Mode

The cycle-by-cycle current limit provides peak current limiting on the primary side of the converter when the load current exceeds its predetermined threshold. For peak-current-mode control, prevention of the controller from false tripping due to switching noise requires a certain leading-edge blanking time. In order to save the external RC filter for the blanking time, the device has an internal 30 -ns filter at the CS input. The total propagation delay, $t_{\mathrm{CS}}$, from the CS pin to the outputs is 100 ns . circuit still requires an external RC filter if the power stage requires more blanking time. The $2-\mathrm{V}, \pm 3 \%$ cycle-by-cycle current-limit threshold is optimal for efficient current-transformer-based sensing. The duration of converter operation in cycle-by-cycle current limiting depends on the value of soft-start capacitor and how severe the overcurrent condition is. Efficient sensing is achieved by the internal discharge current $I_{D S}$ Equation 15 and Equation 16 at $S S$ pin.

$$
\begin{align*}
& I_{D S(\text { master })}=(-25 \times(1-D)+5) \mu \mathrm{A}  \tag{15}\\
& \mathrm{I}_{\mathrm{DS}(\text { slave })}=(-25 \times(1-\mathrm{D})) \mu \mathrm{A} \tag{16}
\end{align*}
$$

The soft-start capacitor value also determines the so-called hiccup mode off-time duration. Figure 20 shows the behavior of the converter during different modes of operation, along with related soft-start capacitor charge and discharge currents.


Figure 20. Timing Diagram of Soft-Start Voltage $\mathrm{V}_{\mathrm{ss}}$

The largest discharge current of $20 \mu \mathrm{~A}$ is when the duty cycle is close to zero. This current sets the shortest operation time during the cycle-by-cycle current limit, defined as:

$$
\begin{align*}
& \mathrm{T}_{\mathrm{CL} \text { (on_master) }}=\frac{\mathrm{C}_{\mathrm{SS}} \times(4.65 \mathrm{~V}-3.7 \mathrm{~V})}{20 \mu \mathrm{~A}}  \tag{17}\\
& \mathrm{~T}_{\mathrm{CL} \text { (on_slave) }}=\frac{\mathrm{C}_{\mathrm{SS}} \times(4.65 \mathrm{~V}-3.7 \mathrm{~V})}{25 \mu \mathrm{~A}} \tag{18}
\end{align*}
$$

Thus, if soft-start capacitor $\mathrm{C}_{S S}=100 \mathrm{nF}$ is selected, then the $\mathrm{t}_{\mathrm{CL}(o n)}$ time is 5 ms .
To calculate the hiccup off-time $\mathrm{t}_{\mathrm{CL}(\text { (off })}$ before the restart, use Equation 19 or Equation 20 :

$$
\begin{align*}
& \mathrm{T}_{\mathrm{CL} \text { (off_master) }}=\frac{\mathrm{C}_{\mathrm{SS}} \times(3.6 \mathrm{~V}-0.55 \mathrm{~V})}{2.5 \mu \mathrm{~A}}  \tag{19}\\
& \mathrm{~T}_{\mathrm{CL} \text { (off_slave) }}=\frac{\mathrm{C}_{\mathrm{SS}} \times(3.6 \mathrm{~V}-0.55 \mathrm{~V})}{4.9 \mu \mathrm{~A}} \tag{20}
\end{align*}
$$

With the same soft-start capacitor value of 100 nF , the off-time before the restart is 122 ms . Notice that if the overcurrent condition happens before the soft-start capacitor voltage reaches the 3.7-V threshold during start-up, the controller limits the current, but the soft-start capacitor continues to be charged. Immediately on reaching the $3.7-\mathrm{V}$ threshold, an internal $1-\mathrm{k} \Omega \mathrm{r}_{\mathrm{DS}(\mathrm{on})}$ switch quicly pulls the soft-start voltage up to the $4.65-\mathrm{V}$ threshold, and the cycle-by-cycle current-limit-duration timing starts by discharging the soft-start capacitor. Depending on specific design requirements, the user can override default parameters by applying external charge or discharge currents to the soft-start capacitor. Figure 20 shows the whole cycle-by-cycle current-limit and hiccup operation. In this example, the cycle-by-cycle current limit lasts about 5 ms followed by 122 ms of off-time.
Similar to the overcurrent condition, the user can override the hiccup mode with restart by connecting a pullup resistor between the SS and VREF pins. If the pullup current provided by the resistor exceeds $2.5 \mu \mathrm{~A}$, then the controller remains in the latch-off mode. In this case, calculate the value of an external soft-start capacitor with the additional pullup current taken into account. One can reset the latch-off mode externally by forcibly discharging the soft-start capacitor below 0.55 V or lowering the $\mathrm{V}_{\mathrm{DD}}$ voltage below the UVLO threshold.

## Synchronization (SYNC)

The UCC28950-Q1 allows flexible configuration of converters operating in synchronized mode by connecting all SYNC pins together and by configuration of the controllers as master and/or slaves. The controller configured as master (resistor between RT and VREF) provides synchronization pulses at the SYNC pin with the frequency equal to $2 \times$ the converter frequency $\mathrm{f}_{\mathrm{Sw}(\mathrm{nom})}$ and 0.5 duty cycle. The controller configured as a slave (resistor between RT and GND and an $825-\mathrm{k} \Omega$ resistor from the SS_EN pin to GND) does not generate the synchronization pulses. The slave controller synchronizes its own clock to the falling edge of the synchronization signal, thus operating $90^{\circ}$ phase-shifted versus the master converter frequency $\mathrm{f}_{\mathrm{SW}(\mathrm{nom})}$. Because the slave is synchronized to the falling edge of the SYNC pulses, the slave operates at $180^{\circ}$ delayed versus the CLK of the master CLK or $90^{\circ}$ delayed versus output-switching pulses of the master.
Such operation between master and slave provides the maximum input-capacitor and output-capacitor ripplecancellation effect by tying the inputs and outputs of the converters together. To avoid system issues during the synchronized operation of a few converters, take care of the following conditions.

- For any slave-configured converter, the SYNC frequency must be greater than or equal to 1.8 times the converter frequency.
- A slave converter does not start until it has received at least one synchronization pulse.
- For any converters are configured as slaves, then each converter operates at its own frequency without synchronization after receiving at least one synchronization pulse. Thus, If there is an interruption of synchronization pulses at the slave converter, then the controller uses its own internal clock pulses to maintain operation based on the $R_{T}$ value connected to GND in the slave converter.
- In master mode, SYNC pulses start after the SS pin passes its enable threshold, which is 0.55 V .
- A slave starts generating SS/EN voltage even without having received synchronization pulses.
- RI recommends that the SS on the master controller start before the SS on the slave controller; therefore, for proper operation, the SS/EN pin on the master converter must reach its enable threshold voltage before SS/EN on the slave converter starts. On the same note, TI recommends that the $\mathrm{t}_{\text {MIN }}$ resistors on both master and slave be set at the same value.


Figure 21. SYNC_OUT (Master Mode) Timing Diagram


Figure 22. SYNC_IN (Slave Mode) Timing Diagram

## Outputs (OUTA, OUTB, OUTC, OUTD, OUTE, OUTF)

- All MOSFET control outputs have 0.2-A drive capability.
- The control outputs are configured as P-MOS and N-MOS totem poles with typical $r_{\text {DS(on) }}$ of $20 \Omega$ and $10 \Omega$, respectively.
- The control outputs are capable of charging $100-\mathrm{pF}$ capacitor within 12 ns and discharging within 8 ns .
- The amplitude of the output control pulses is equal to $V_{D D}$.
- Design of the control outputs is for use with external-gate MOSFET/IGBT drivers.
- Design optimization prevents the latch-up of outputs, which extensive tests have verified.

The UCC28950-Q1 has outputs OUTA and OUTB driving the active leg, initiating the duty-cycle leg of the power MOSFETs in the phase-shifted full-bridge power stage, and outputs OUTC and OUTD driving the passive leg, completing the duty cycle leg, as the typical timing diagram in Figure 50 shows. Optimization of outputs OUTE and OUTF is for driving the synchronous rectifier MOSFETs (Figure 23). These outputs, designed to drive relatively small capacitive loads like inputs of external MOSFET or IGBT drivers, have $200-\mathrm{mA}$ peak-current capabilities. Recommended load capacitance should not exceed 100 pF . The amplitude of output signal is equal to the $V_{D D}$ voltage.
The capacitors Coss shown in Figure 23 are internal MOSFET capacitances that must be taken into account during the design procedure to estimate the zero-voltage condition and switching losses.


Figure 23. Power Stage

INSTRUMENTS

## Supply Voltage (VDD)

Connect this pin to a bias supply in the $8-\mathrm{V}$ to $17-\mathrm{V}$ range. Place high quality, low-ESR and -ESL, ceramic bypass capacitor $\mathrm{C}_{\text {VDD }}$ of at least $1-\mu \mathrm{F}$, from this pin to GND. TI recommends using a $10-\Omega$ resistor in series with the VDD pin to form an RC filter with the $\mathrm{C}_{\text {VDD }}$ capacitor.

## Ground (GND)

This node is the reference for all other signals. TI recommends having a separate, quiet analog plane connected in one place to the power plane. The analog plane combines the components related to the pins VREF, EA+, EA-, COMP, SS/EN, DELAB, DELCD, DELEF, TMIN, RT, RSUM. The power plane combines the components related to the pins DCM, ADELEF, ADEL, CS, SYNC, OUTF, OUTE, OUTD, OUTC, OUTB, OUTA, and VDD. Figure 24 shows an example of layout and ground-plane connections.


Figure 24. Layout Recommendation for Analog and Power Planes

TYPICAL CHARACTERISTICS


Figure 25.


Figure 27.


Figure 26.
STARTUP CURRENT
vs
TEMPERATURE


Figure 28.

TYPICAL CHARACTERISTICS (continued)


Figure 29.


Figure 31.

LINE VOLTAGE REGULATION ( $\left.\mathrm{I}_{\text {LOAD }}=10 \mathrm{~mA}\right)$
TEMPERATURE


Figure 30.
MAXIMUM DUTY CYCLE
vs
TEMPERATURE


Figure 32.

TYPICAL CHARACTERISTICS (continued)


- Temperature - ${ }^{\circ} \mathrm{C}$

Figure 33.
ERROR AMPLIFIER OFFSET VOLTAGE
vs
TEMPERATURE


Figure 35.

MAXIMUM SWITCHING FREQUENCY
TEMPERATURE

$\mathrm{T}_{\mathrm{J}}$ - Temperature - ${ }^{\circ} \mathrm{C}$
Figure 34.
VOLTAGE ERROR AMPLIFIER (Open Loop Gain)
vs


Figure 36.


Figure 37.


Figure 39.

SHUTDOWN/RESTART/RESET THRESHOLD
vS
TEMPERATURE


Figure 38.
SS CLAMP VOLTAGE vs TEMPERATURE


Figure 40.

TYPICAL CHARACTERISTICS (continued)


Figure 41.
OUTPUTS SINK RESISTANCE
vs
TEMPERATURE


Figure 43.

CURRENT SENSE PROPAGATION DELAY
vs
TEMPERATURE


Figure 42.
OUTPUTS SINK RESISTANCE
vs
TEMPERATURE


Figure 44.

# TYPICAL CHARACTERISTICS (continued) 

OUTPUTS SOURCE RESISTANCE
VS
TEMPERATURE


Figure 45.
DEAD TIME DELAY
VS
TEMPERATURE


Figure 47.

OUTPUTS SOURCE RESISTANCE
VS TEMPERATURE


Figure 46.

DEAD TIME DELAY
vs
TEMPERATURE


Figure 48.


Figure 49.

## APPLICATION INFORMATION

## UCC28950-Q1 Application Description

Using the synchronous rectification technique, a control algorithm providing ZVS conditions over the entire load current range, accurate adaptive timing of the control signals between primary and secondary FETs, and special operating modes at light load for the highest efficiency and power saving achieves the efficiency improvement of a phase-shifted full-bridge dc-dc converter with the UCC28950-Q1. Figure 50 shows a simplified electrical diagram of this converter. The location of the controller device is on the secondary side of converter, although it could be on primary side as well. Location on the secondary side allows easy power-system level communication and better handling of some transient conditions that require fast, direct control of the synchronous rectifier MOSFETs. The power stage includes primary-side MOSFETs, QA, QB, QC, QD and secondary-side synchronous rectifier MOSFETs, QE and QF. For example, for the 12-V output converters in power supplies for servers use of the center-tapped rectifier scheme with an L-C output filter as a popular choice.

To maintain high efficiency at different output power conditions, the converter operates in nominal synchronous rectification mode at mid- and high-output power levels, transitioning to the diode-rectifier mode at light load, and further followed by the burst mode as the output power becomes even lower. All these transitions are based on current sensing on the primary side, using the current-sense transformer in this specific case.


Figure 50. Major Waveforms of Phase-Shifted Converter

Figure 50 shows major waveforms of the phase-shifted converter during the nominal operation mode. The upper six waveforms in Figure 50 show the output drive signals of the controller. In the nominal mode, the outputs OUTE and OUTF overlap during the part of the switching cycle when the circuitry causes both rectifier MOSFETs to conduct and shorts the windings of the power transformer. Current, $\mathrm{I}_{\mathrm{PR}}$, is the current flowing through the primary winding of power transformer. The bottom four waveforms show the drain-source voltages of the rectifier MOSFETs, $\mathrm{V}_{\mathrm{DS} \text { _OE }}$ and $\mathrm{V}_{\mathrm{DS} \text { _OF }}$, the voltage at the output inductor, $\mathrm{V}_{\mathrm{L}_{\mathrm{OUT}} \text {, and }}$ the current through the output inductor, I Lout. Proper timing between the primary switches and synchronous rectifier MOSFETs is critical to achieve highest efficiency and reliable operation in this mode. The controller device adjusts the turnoff timing of the rectifier MOSFETs as a function of load current to ensure the minimum conduction time and reverse-recovery losses of their internal body diodes.
ZVS is an important feature of relatively high-input-voltage converters to reduce switching losses associated with the internal parasitic capacitances of power switches and transformers. The controller ensures ZVS conditions over the entire load-current range by adjusting the delay time between the primary MOSFETs switching in the same leg in accordance with the load variation. The controller also limits the minimum on-time pulse applied to the power transformer at light load, allowing the storage of sufficient energy in the inductive components of the power stage for the ZVS transition.

While the load current coninues reducing from the mid-load current down to the no-load condition, the controller selects the most-efficient power-saving mode by moving the converter from the nominal operation mode to the discontinuous-current diode-rectification mode and, eventually, at very light-load and at no-load condition, to the burst mode. Figure 51 shows these modes and the related output signals, OUTE, OUTF, driving the rectifier MOSFETs.


Figure 51. Major Waveforms During Transitions Between Different Operating Modes

It is necessary to prevent the reverse current flow through the synchronous rectifier MOSFETs and output inductor at light load, during parallel operation, and during some transient conditions. Such reverse current results in circulating of some extra energy between the input-voltage source and the load and, therefore, causes increased losses and reduces efficiency. Another negative effect of such reverse current is the loss of the ZVS condition. The suggested control algorithm prevents reverse current flow, still maintaining most of the benefits of synchronous rectification by switching off the drive signals of the rectifier MOSFETs in a predetermined way. At some predetermined load-current threshold, the controller disables outputs OUTE and OUTF by bringing them down to zero.

Synchronous rectification using MOSFETs requires some electrical energy to drive the MOSFETs. There is a condition below some light-load threshold when the MOSFET drive related losses exceed the saving provided by synchronous rectification. At such light loads, it is best to disable the drive circuit and use the internal body diodes of the rectifier MOSFETs, or external diodes in parallel with the MOSFETs, for more-efficient rectification. In most practical cases, disabling the drive circuit close to DCM mode is necessary. This mode of operation is discontinuous-current diode-rectification mode.
At very light-load and no-load conditions, the duty cycle, demanded by the closed-feedback-loop control circuit for output voltage regulation, can be very low. This could lead to loss of the ZVS condition and increased switching losses. To avoid the loss of ZVS, the control circuit limits the minimum on-time pulse applied to the power transformer, using the resistor from the TMIN pin to GND. Therefore, the only way to maintain regulation at very light load and in the no-load condition is to skip some pulses. The controller skips pulses in a controllable manner to avoid saturation of the power transformer. This is operation in burst mode. In burst mode, there is always an even number of pulses applied to the power transformer before the skipping off-time. Thus, the flux in the core of the power transformer always starts from the same point during the start of every burst of pulses.

## Voltage Loop Compensation Recommendation

For best results in the voltage loop TI recommends using a Type 2 or Type 3 compensation network (Figure 52). A Type 2 compensation network does not require passive components $\mathrm{C}_{\mathrm{z}}$ and $\mathrm{R}_{\mathrm{z2}}$. Type 1 compensation is not versatile enough for a phase-shifted full bridge. When evaluating COMP for best results, TI recommends putting a $1-\mathrm{k} \Omega$ resistor between the scope probe and the COMP pin of the UCC28950-Q1.


Figure 52. Type 3 Compensation Evaluation

## Experimental Results Example

The following experimental results are based on 660-W output-power prototype of a phase-shifted full-bridge dcdc converter. The input voltage is 300 V to 400 V and the output is $12 \mathrm{~V}, 55 \mathrm{~A}$. The primary MOSFETs are SPA11N60CFD and the synchronous rectifier MOSFETs are FDP047AN08A0, two in parallel. Figure 53 shows the measured efficiency of the prototype.


Figure 53. Efficiency of the Prototype Phase-Shifted Converter

$$
\left(\mathrm{V}_{\mathrm{IN}}=300 \mathrm{~V}, 350 \mathrm{~V} \text { and } 400 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=12 \mathrm{~V}\right)
$$

Because of the power saving need even at very light and no-load conditions, the user must carefully optimize operation at light-load conditions to set the proper boundaries between different operation modes. Figure 54 shows the result of this optimization. This plot demonstrates the power savings while moving from the synchronous rectification mode above 1-A load current, into the discontinuous current mode with the diode rectification between $0.3-\mathrm{A}$ and 1-A load current, and eventually into the burst mode operation at load current below 0.3 A .


Figure 54. Power Losses of the Prototype at Light-Load and No-Load Conditions

## REVISION HISTORY

Changes from Revision A (July, 2012) to Revision B

- Removed Package column from Ordering Information table. .............................................................................................. 2
- Removed row 1 from Ordering Information table; changed Top-side Marking from U28950Q to UCC28950Q. ................. 2


## PACKAGING INFORMATION

| Orderable Device | Status <br> (1) | Package Type | Package Drawing | Pins | Package Qty | Eco Plan <br> (2) | Lead finish/ Ball material <br> (6) | MSL Peak Temp <br> (3) | Op Temp ( ${ }^{\circ} \mathrm{C}$ ) | Device Marking <br> (4/5) | Samples |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UCC28950QPWRQ1 | ACTIVE | TSSOP | PW | 24 | 2000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | UCC28950Q | Samples |
| UCC28950TPWRQ1 | ACTIVE | TSSOP | PW | 24 | 2000 | RoHS \& Green | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | UCC28950Q | Samples |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as " Pb -Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the $<=1000 \mathrm{ppm}$ threshold requirement.
${ }^{(3)}$ MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
${ }^{(4)}$ There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
${ }^{(5)}$ Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a " $\sim$ " will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
${ }^{(6)}$ Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall Tl's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION



TAPE DIMENSIONS


| A0 | Dimension designed to accommodate the component width |
| :---: | :--- |
| B0 | Dimension designed to accommodate the component length |
| K0 | Dimension designed to accommodate the component thickness |
| W | Overall width of the carrier tape |
| P1 | Pitch between successive cavity centers |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE

*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Reel Diameter (mm) | Reel Width W1 (mm) | $\begin{gathered} \text { A0 } \\ (\mathrm{mm}) \end{gathered}$ | $\begin{gathered} \mathrm{BO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{KO} \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \mathrm{P} 1 \\ (\mathrm{~mm}) \end{gathered}$ | $\begin{gathered} \text { W } \\ (\mathrm{mm}) \end{gathered}$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UCC28950QPWRQ1 | TSSOP | PW | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 |
| UCC28950TPWRQ1 | TSSOP | PW | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UCC28950QPWRQ1 | TSSOP | PW | 24 | 2000 | 350.0 | 350.0 | 43.0 |
| UCC28950TPWRQ1 | TSSOP | PW | 24 | 2000 | 350.0 | 350.0 | 43.0 |



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
5. Reference JEDEC registration MO-153.


NOTES: (continued)
6. Publication IPC-7351 may have alternate designs.
7. Solder mask tolerances between and around signal pads can vary based on board fabrication site


SOLDER PASTE EXAMPLE
BASED ON 0.125 mm THICK STENCIL SCALE: 10X

NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
9. Board assembly site may have different recommendations for stencil design.

## 重要声明和免责声明

TI＂按原样＂提供技术和可靠性数据（包括数据表），设计资源（包括参考设计），应用或其他设计建议，网络工具，安全信息和其他资源不保证没有瑕疵且不做出任何明示或暗示的担保，包括但不限于对适销性，某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任：（1）针对您的应用选择合适的 TI 产品，（2）设计，验证并测试您的应用，（3）确保您的应用满足相应标准以及任何其他功能安全，信息安全，监管或其他要求。
这些资源如有变更，恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔，损害，成本，损失和债务，TI 对此概不负责。
TI 提供的产品受 TI 的销售条款或 ti．com 上其他适用条款／TI产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。
TI 反对并拒绝您可能提出的任何其他或不同的条款。
邮寄地址 ：Texas Instruments，Post Office Box 655303，Dallas，Texas 75265
Copyright © 2023，德州仪器（TI）公司

