TPS628301, TPS628302, TPS628303, TPS628304 ZHCSNO6B - FEBRUARY 2023 - REVISED MARCH 2024 # TPS62830x 采用小型 WQFN 和 SOT583 封装、具有 1% 输出精度的 2.25V 至 5.5V 输入、1A/2A/3A/4A 降压转换器 ### 1 特性 - 2.25V 至 5.5V 输入电压范围 - 0.5V 至 4.5V 可调节输出电压 - 1% FB 电压精度 (T」为 -40°C 至 125°C) - 优化的 EMI 性能 - 有助于符合 CISPR 11/32 标准 - 集成片上噪声滤波电容器 - 可根据 CISPR 进行测量 - 出色的瞬态响应 - 7μA 运行静态电流 - 2.0MHz 开关频率 - 35mΩ 和 18mΩ 内部功率 MOSFET - DCS-Control 拓扑 - MODE 引脚,用于选择导通模式 - 支持 1.2V GPIO - 100% 占空比,可实现超低压降 - 有源输出放电 - 电源正常状态输出 - 热关断保护 - 断续或闭锁 OCP/OVP - 提供 SIMPLIS 模型 - 使用 TPS62830x 并借助 WEBENCH® Power Designer 创建定制设计方案 #### 2 应用 - 固态硬盘 - 便携式电子产品 - 模拟安防摄像头和 IP 网络摄像头 - 工业 PC - 工厂自动化和控制 - ASIC、SoC 和 MCU 电源 - 通用负载点 ### 3 说明 TPS62830x 是一个具有低静态电流且易于使用的同步 降压直流/直流转换器系列。TPS62830x 基于 DCS-Control 拓扑,可提供快速瞬态响应和较小的输出电 容。由于具有内部基准,该系列器件可在 -40°C 至 125°C 的结温范围内,以 1% 的高反馈电压精度将输 出电压调节到 0.5V 以下。该系列器件提供两种封装, 各封装器件之间引脚对引脚兼容。 TPS62830x 具有一个 MODE 引脚,用于控制器件的 工作模式。省电模式可在极轻负载下保持高效率,从而 延长系统电池的运行时间。强制 PWM 模式会维持连续 导通模式,从而确保超低的输出电压纹波和准固定开关 频率。该器件具有电源正常信号和受控良好的内部软启 动电路。TPS62830x 能够以 100% 模式运行。在故障 保护方面,TPS62830x加入了断续短路保护以及热关 断功能。一个器件选项具有针对短路和过压事件的闭锁 保护。该系列提供两种封装:8 引脚 1.0mm × 2.0mm QFN 封装,提供超高功率密度设计;8 引脚 1.6mm × 2.1mm SOT583 封装,提供易于组装的设计。 ### 封装信息 | 器 | 件型号 | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | |--------|------|-----------------------|---------------------| | TPS62 | 830v | RZE ( WQFN ,<br>8 ) | 1mm x 2mm | | 11 302 | 030% | DRL ( SOT583 ,<br>8 ) | 2.1mm x 1.6mm | - 有关更多信息,请参阅节11。 - 封装尺寸(长×宽)为标称值,并包括引脚(如适用) #### 器件信息 | PR 11 10 | | | | | | | |------------|-----------------|--------|-------|--|--|--| | 器件型号(1) | 输出电流 | OCP 模式 | 软启动时间 | | | | | TPS62830xA | 1A、2A、3A、<br>4A | 断续 | 300µs | | | | | TPS62830xB | 3A | 闭锁 | 300µs | | | | | TPS62830xK | 1A、2A、3A、<br>4A | 断续 | 880µs | | | | #### 请参阅器件选项表。 典型应用原理图 V<sub>IN</sub> = 5V 时的效率 # **Table of Contents** | 1 特性 | 1 | 7.4 Device Functional Modes | 12 | |--------------------------------------|---|-----------------------------------------|------------------| | 2 应用 | | 8 Application and Implementation | 14 | | - <i>二,</i><br>3 说明 | | 8.1 Application Information | 14 | | 4 Device Options | | 8.2 Typical Application | 14 | | 5 Pin Configuration and Functions | | 8.3 Power Supply Recommendations | <mark>2</mark> 6 | | 6 Specifications | | 8.4 Layout | <mark>2</mark> 6 | | 6.1 Absolute Maximum Ratings | | 9 Device and Documentation Support | 28 | | 6.2 ESD Ratings | | 9.1 Device Support | 28 | | 6.3 Recommended Operating Conditions | | 9.2 Documentation Support | <mark>2</mark> 8 | | 6.4 Thermal Information Discrete | | 9.3 支持资源 | 28 | | 6.5 Electrical Characteristics | | 9.4 Trademarks | | | 6.6 Typical Characteristics | | 9.5 静电放电警告 | 28 | | 7 Detailed Description | | 9.6 术语表 | | | 7.1 Overview | | 10 Revision History | | | 7.2 Functional Block Diagram | | 11 Mechanical, Packaging, and Orderable | | | 7.3 Feature Description | | Information | 29 | | | | | | # **4 Device Options** | PART NUMBER | OUTPUT CURRENT | SOFT START,<br>t <sub>SS</sub> | OCP MODE | PACKAGE | OUTPUT VOLTAGE | |----------------|----------------|--------------------------------|-------------------------------------|---------------------------|----------------| | TPS628301ARZER | 1A | | | | | | TPS628302ARZER | 2A | tss ОСР МОДЕ Р | | | | | TPS628303ARZER | 3A | - 300μ8 | | | | | TPS628304ARZER | 4A | | | WQFN-HR | | | TPS628301KRZER | 1A | | | WQFN-FIK | | | TPS628302KRZER | 2A | 200 | | | | | TPS628303KRZER | 3A | - 880μs Hiccup | | Adjustable <sup>(2)</sup> | | | TPS628304KRZER | 4A | | | | Adjustable | | TPS628301ADRLR | 1A | | | | | | TPS628302ADRLR | 2A | | | | | | TPS628303ADRLR | 3A | 300us | | SOT583 | | | TPS628304ADRLR | 4A | 330µ3 | | 301303 | | | TPS628303BDRLR | 3A | 1 | OCP/OVP<br>Latch-off <sup>(1)</sup> | | | <sup>(1)</sup> For other output current versions with OCP/OVP Latch-off, please contact Marketing for availability. <sup>(2)</sup> For fixed output voltage versions, please contact Marketing for availability. # **5 Pin Configuration and Functions** 图 5-1. RZE Package 8-Pin WQFN Top View 图 5-2. DRL Package 8-Pin SOT Top View 表 5-1. Pin Functions | PIN | | TYPE(1) | DESCRIPTION | |------|-----|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I I I PEV' | DESCRIPTION | | VIN | 1 | PWR | Input voltage pin. Connect the input capacitor as close as possible between V <sub>IN</sub> and GND. | | GND | 2 | | Ground pin. | | MODE | 3 | I | The device runs in PSM/PWM mode when this pin is pulled low and in forced-PWM mode when pulled high. This event can also be done when the device is in-operation. Do not leave this pin floating. | | FB | 4 | I | Feedback pin. Connect the resistive output voltage divider to this pin. | | vos | 5 | I | Output voltage sense pin. This pin must be connected directly after the inductor. | | PG | 6 | 0 | Power good open-drain output pin. The pullup resistor can be connected to voltages up to 5.5 V. If unused, leave this pin floating. | | SW | 7 | PWR | Switch pin of the power stage | | EN | 8 | I | Device enable pin. To enable the device, this pin must be pulled high. Pulling this pin low disables the device. Do not leave this pin unconnected. | <sup>(1)</sup> I = input, O = output, PWR = power ### **6 Specifications** ### 6.1 Absolute Maximum Ratings Over operating junction temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------|------------------------------------|-------|-----------------------|------| | Voltage (2) | V <sub>IN</sub> , EN, MODE, FB, PG | - 0.3 | 6 | V | | Voltage (2) | SW (DC) | - 0.3 | V <sub>IN</sub> + 0.3 | V | | Voltage (2) | SW (AC , < 10 ns) (3) | - 2.5 | 10 | V | | TJ | Operating junction temperature | - 40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | - 65 | 150 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltage values are with respect to the network ground terminal. - (3) While switching ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|--------------------------------------------------------|------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | | V | | | V <sub>(ESD)</sub> | Liectrostatic discriarge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 (2) | ± 500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** Over operating junction temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------|-------------------------------------|------|------|-----|------| | V <sub>IN</sub> | Input voltage range | 2.25 | | 5.5 | V | | V <sub>OUT</sub> | Output voltage range | 0.5 | | 4.5 | V | | C <sub>IN</sub> | Effective input capacitance (1) | 3 | | | μF | | L | Nominal output inductor | 0.24 | 0.47 | 1.0 | μH | | C <sub>OUT</sub> | Effective output capacitance (1) | 12 | | 200 | μF | | I <sub>OUT</sub> | Output current range; TPS628301 | | | 1 | А | | I <sub>OUT</sub> | Output current range; TPS628302 | | | 2 | А | | I <sub>OUT</sub> | Output current range; TPS628303 | | | 3 | А | | I <sub>OUT</sub> | Output current range; TPS628304 (2) | | | 4 | А | | I <sub>PG</sub> | Power-good input current capability | | | 1 | mA | | TJ | Operating junction temperature | - 40 | | 125 | °C | <sup>(1)</sup> The values given for all the capacitors in the table are effective capacitance, which includes the DC bias effect. Due to the DC bias effect of ceramic capacitors, the effective capacitance is lower than the nominal value when a voltage is applied. Please check the manufacturer's DC bias curves for the effective capacitance vs DC voltage applied. #### 6.4 Thermal Information Discrete | THERMAL METRIC(1) | | TPS628 | 30xRZE | TPS628 | | | |------------------------|--------------------------------------------|------------|--------------------|----------|--------------------|------| | | | 8 pin-WQFN | | 8 pin-\$ | UNIT | | | | | JEDEC | EVM | JEDEC | EVM | | | R <sub>0 JA</sub> | Junction-to-ambient thermal resistance | 105.7 | 77.6 | 110.9 | 80 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 90.9 | n/a <sup>(2)</sup> | 41.4 | n/a <sup>(2)</sup> | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 30.7 | n/a <sup>(2)</sup> | 22.2 | n/a <sup>(2)</sup> | °C/W | | ψJT | Junction-to-top characterization parameter | 2.7 | 2.8 | 0.8 | 1.3 | °C/W | <sup>(2)</sup> Lifetime is reduced when operating continuously at I<sub>OUT</sub> = 4 A and the junction temperature > 105°C. ### 6.4 Thermal Information Discrete (续) | THERMAL METRIC(1) | | TPS628 | 30xRZE | TPS628 | | | |-------------------|----------------------------------------------|--------|--------|---------|------|------| | | | 8 pin- | WQFN | 8 pin-S | UNIT | | | | | JEDEC | EVM | JEDEC | EVM | | | ψ ЈВ | Junction-to-board characterization parameter | 30.7 | 44.7 | 22.1 | 28.2 | °C/W | - For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics report. - Not applicable to an EVM. ### 6.5 Electrical Characteristics $T_J = -40$ °C to +125°C, $V_{IN} = 2.25$ V to 5.5 V. Typical values are at $T_J = 25$ °C and $V_{IN} = 5$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------|------|------|------| | SUPPLY | | | | | | | | lq | Operating quiescent current | EN = V <sub>IN</sub> , I <sub>OUT</sub> = 0 mA, V <sub>OUT</sub> = 1.8 V,<br>MODE = GND, device not switching | | 7 | 17 | μΑ | | I <sub>SD</sub> | V <sub>IN</sub> shutdown supply current | EN = low, T <sub>J</sub> = - 40°C to 85°C | | 100 | 700 | nA | | V <sub>UVLO(+)</sub> | Rising UVLO threshold voltage (V <sub>IN</sub> ) | | 2.05 | 2.15 | 2.25 | V | | V <sub>UVLO(hys)</sub> | UVLO hysteresis (V <sub>IN</sub> ) | | 90 | 120 | | mV | | THERMAL SHU | TDOWN | | | | | | | T <sub>J(SD)</sub> | Thermal shutdown threshold | T <sub>J</sub> rising | | 150 | | °C | | T <sub>J(HYS)</sub> | Thermal shutdown hysteresis | | | 20 | | °C | | LOGIC PINs | | | | | ' | | | V <sub>EN(+)</sub> | High-level input voltage (EN) | | 0.8 | | | V | | V <sub>EN(-)</sub> | Low-level input voltage (EN) | | | | 0.35 | V | | V <sub>MODE(+)</sub> | High-level input voltage (MODE) | | 0.8 | | | V | | V <sub>MODE(-)</sub> | Low-level input voltage (MODE) | | | | 0.35 | V | | I <sub>EN(LKG)</sub> | EN Input leakage current | V <sub>EN</sub> = HIGH | | 10 | 100 | nA | | I <sub>MODE(LKG)</sub> | MODE Input leakage current | V <sub>MODE</sub> = HIGH | | 10 | 100 | nA | | STARTUP | <u>'</u> | | | | | | | t <sub>SS</sub> | Internal fixed soft-start time | From V <sub>OUT</sub> = 0 to V <sub>OUT</sub> = 95% | 180 | 300 | 440 | μs | | t <sub>SS</sub> | Internal fixed soft-start time | From V <sub>OUT</sub> = 0 to V <sub>OUT</sub> = 95%; only TPS62830x <b>K</b> versions | 530 | 880 | 1300 | μs | | t <sub>d(EN)</sub> | Enable delay time | From EN HIGH to device starts switching | | 120 | 220 | μs | | REFERENCE V | OLTAGE | | | | | | | V <sub>FB</sub> | Feedback voltage accuracy | PWM mode | 495 | 500 | 505 | mV | | V <sub>FB</sub> | Feedback voltage accuracy | PWM mode | - 1 | | +1 | % | | V <sub>FB</sub> | Feedback voltage accuracy | PFM mode, $C_{OUT,eff} \ge 15 \mu F$ , L = 0.47 $\mu H$ | - 1 | | +2 | % | | I <sub>FB(LKG)</sub> | FB input leakage current, adjustable version | V <sub>FB</sub> = 0.5 V | | 10 | 70 | nA | | I <sub>VOS(LKG)</sub> | VOS input leakage current | V <sub>EN</sub> = low | | 100 | 500 | nA | | POWER GOOD | | | | | | | | V <sub>PG,UV(+)</sub> | Rising power-good threshold voltage (output undervoltage) | Power Good low, V <sub>FB</sub> rising | 94 | 96 | 98 | % | | V <sub>PG,UV(-)</sub> | Falling power-good threshold voltage (output undervoltage) | Power Good high, V <sub>FB</sub> falling | 90 | 92 | 94 | % | | V <sub>PG,OV(+)</sub> | Rising power-good threshold voltage (output overvoltage) | Power Good high, V <sub>FB</sub> rising | 108 | 110 | 112 | % | | V <sub>PG,OV(-)</sub> | Falling power-good threshold voltage (output overvoltage) | Power Good low, V <sub>FB</sub> falling | 102.5 | 105 | 107 | % | | d(PG) | Power good delay at start-up | Low-to-high transition on the PG pin at start up | | 128 | | μs | | d(PG) | Power good deglitch delay during operation | High-to-low or low-to-high transition on the PG pin | 30 | 45 | 60 | μs | | PG(LKG) | PG pin Leakage current when open drain output is high | V <sub>PG</sub> = 5.0 V | | 10 | 100 | nA | ## 6.5 Electrical Characteristics (续) $T_J = -40$ °C to +125°C, $V_{IN} = 2.25$ V to 5.5 V. Typical values are at $T_J = 25$ °C and $V_{IN} = 5$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|------------------------------------------------|----------------------------------------------------------|-----|-------|-----|------| | V <sub>PG,OL</sub> | PG pin low-level output voltage | I <sub>PG</sub> = 1 mA | | | 0.4 | V | | POWER STAG | E | | | | • | | | R <sub>DSON(HS)</sub> | High-side MOSFET on-resistance | $V_{IN} \geqslant 5 V$ | | 35 | 57 | mΩ | | R <sub>DSON(LS)</sub> | Low-side MOSFET on-resistance | $V_{IN} \geqslant 5 V$ | | 18 | 29 | mΩ | | f <sub>SW</sub> | Switching frequency, PWM mode | I <sub>OUT</sub> = 1 A, V <sub>OUT</sub> = 1.8 V | | 2.0 | | MHz | | OVERCURREN | IT PROTECTION | | | | | | | I <sub>HS(OC)</sub> | High-side peak current limit | TPS628301 | 1.8 | 2.1 | 2.6 | Α | | I <sub>HS(OC)</sub> | High-side peak current limit | TPS628302 | 2.7 | 3.3 | 3.9 | Α | | I <sub>HS(OC)</sub> | High-side peak current limit | TPS628303 | 4.0 | 4.6 | 5.4 | Α | | I <sub>HS(OC)</sub> | High-side peak current limit | TPS628304 | 5.0 | 5.9 | 7.0 | Α | | I <sub>LS(NOC)</sub> | Low-side negative current limit | Sinking current limit on LS FET | | - 1.8 | | Α | | OUTPUT DISC | HARGE | | | | ' | | | I <sub>DIS</sub> | Output discharge current on SW pin | V <sub>IN</sub> > 2 V, V <sub>SW</sub> = 0.4 V, EN = LOW | 75 | 400 | | mA | | OUTPUT OVP | | | | | ' | | | V <sub>OVP</sub> | Overvoltage-protection (OVP) threshold voltage | V <sub>FB</sub> rising; devices with OVP feature only | 108 | 110 | 112 | % | | t <sub>d(OVP)</sub> | OVP delay | Devices with OVP feature only | | 35 | | μs | ### 6.6 Typical Characteristics ### 7 Detailed Description ### 7.1 Overview The TPS62830x is a family of low-voltage step-down converters available in 1-, 2-, 3- and 4-A versions. These devices use a DCS-Control scheme which transitions seamlessly from pulse-width modulation (PWM) at medium and high output currents to pulsed-frequency modulation (PFM) at low output currents. During PWM operation, the devices switch at 2 MHz; during PFM operation, the switching frequency varies with the load current and reduces as the load current decreases. For applications that require the lowest possible output voltage ripple or a constant switching frequency, a high logic level on the MODE pin forces the devices to use PWM under all load conditions (at the expense of lower efficiency at low output currents). An external resistor-divider sets the output voltage anywhere from 0.5 V to 4.5 V and the nominal switching frequency is 2 MHz with a controlled variation over the input voltage range. Device variants are available that support both hiccup and latch-off protection behavior. The TPS62830x devices offer two significant advantages compared to previous devices in this series: Transient performance has improved significantly by usage of a fast comparator in both PFM and PWM modes, and EMI is reduced by an on-chip decoupling capacitor and an optimized gate driver. ### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Pulse Width Modulation (PWM) Operation If the MODE pin is LOW and at load currents larger than half the inductor ripple current, the device operates in pulse width modulation in continuous conduction mode (CCM) as shown in $\boxed{3}$ 7-1. The PWM operation is based on an adaptive constant on-time control with stabilized switching frequency. To achieve a stable switching frequency in a steady state condition, the on-time is calculated as: $$T_{ON} = \frac{V_{OUT}}{V_{IN}} \times 500ns \tag{1}$$ If the MODE pin is HIGH, the converter maintains a forced-PWM operation for all load currents. 图 7-1. Continuous Conduction Mode (PWM-CCM) Current Waveform ### 7.3.2 Power Save Mode (PSM) Operation To maintain high efficiency at light loads, the device enters power save mode (PSM) at the boundary to discontinuous conduction mode (DCM). This event happens when the output current becomes smaller than half of the ripple current of the inductor. The device operates with a fixed on-time, and the switching frequency decreases proportional to the load current as shown in $\boxed{8}$ 7-2. Calculate as: 图 7-2. Discontinuous Conduction Mode (PSM-DCM) Current Waveform In PSM, the output voltage rises slightly above the nominal target, which can be minimized using larger output capacitance. At duty cycles larger than 90%, the device does not enter PSM and maintains output regulation in PWM mode. #### 7.3.3 Start-Up and Soft Start When the EN voltage goes High, the device starts loading the default values into the device registers. This action typically is done within 120 $\,\mu$ s. After that, the internal soft-start circuitry controls the output voltage during start-up. This control avoids excessive inrush current and makes sure of a controlled output voltage ramp. This control also prevents unwanted voltage drops from high-impedance power sources or batteries. Finally, the PG signal has a delay up to 180 $\,\mu$ s at start-up. $\,\boxtimes$ 7-3 shows a start-up sequence, where the EN pin is pulled up to VIN. 图 7-3. Start-Up Timing When EN is Pulled Up to VIN 图 7-4 shows a start-up sequence, where an external signal is connected to the EN pin. 图 7-4. Start-Up Timing When an External Signal is Connected to the EN Pin The TPS62830x can start into a prebiased output if enabled for the first time. For a new prebiased operation, a power cycle is needed to disable the active output discharge. 图 7-5 shows a start-up into a prebiased output voltage. 图 7-5. Start-Up into a Prebiased Output #### 7.3.4 Switch Cycle-by-Cycle Current Limit All the devices in the family have a cycle-by-cycle current limit function. When the device detects that the current in the high-side FET exceeds the high-side current limit, either due to a heavy load or a short-circuit condition, the device immediately turns off the high-side FET and turns on the low-side FET. The high-side FET turns on again at the start of the next switching cycle. Note that because of the propagation delay in the current limit comparator (typically 60 ns), the current flowing in the high-side FET when the device detects a current limit condition can be slightly higher than the current limit specified in the device Electrical Characteristics. Devices with an 'A' and 'K' suffix in their part number respond to repeated current limit events with hiccup behavior (see Device Options). Devices with a 'B' suffix in their part number respond to repeated current limit events with latch-up behavior (see Device Options). ### 7.3.5 Short-Circuit Protection In devices with hiccup protection, when a current limit event occurs for 32 consecutive switching cycles (about 16 µs), the device turns off the high-side FET for about 9.6 ms, during which time the inductor current decays through the low-side FET body diode. After 9.6 ms has expired, the device automatically starts switching again, beginning with a soft-start condition. The device alternates between bursts of switching cycles and 9.6-ms pauses for as long as the overload condition on the output exists. In devices with latch-off protection, When a current limit event occurs for 32 consecutive switching cycles (about 16 µs), the device stops switching and latches off the high-side and low-side FETs. To recover normal operation after a latched short-circuit event, you must cycle V<sub>IN</sub> or EN. In devices with latch-off protection, there is also an OVP protection circuit that uses the PG window comparator. An OVP event is detected when the FB voltage is approximately 110% × (0.5V) for a period longer than the dealitch time of 35 µs. In this case, the converter de-asserts the PG signal and performs the overvoltage protection function. The converter latches off both high-side and low-side FET and remains in this state. To recover normal operation after a latched short-circuit event, you must cycle V<sub>IN</sub> or EN. ### 7.3.6 Undervoltage Lockout The undervoltage lockout (UVLO) function prevents misoperation of the device if the input voltage drops below the UVLO threshold. #### 7.3.7 Thermal Shutdown The junction temperature (T<sub>J</sub>) of the device is monitored by an internal temperature sensor. If T<sub>J</sub> exceeds 150°C (typical), the device goes in thermal shutdown with a hysteresis of typically 20°C. After T<sub>J</sub> has decreased enough, the device resumes normal operation. #### 7.3.8 Optimized EMI Performance TPS62830x devices incorporate advanced techniques to minimize Electromagnetic Interference (EMI) and makes complying with stringent EMI standards simple. By integrating capacitors directly onto the silicon, parasitic elements are reduced and loop area is minimized, effectively reducing high-frequency noise emissions primarily above 450 MHz. The on-chip capacitors ensure low-inductance paths for high-frequency AC switching current and damping voltage ringing. Additionally to the on-chip capacitors, the gate driver has been improved with advanced slew rate control mechanisms and by smoothing the supply voltage. The switch node voltage is controlled in a way to reduce sharp edges and minimize voltage overshoot, consequently diminishing EMI. Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 11 The above plot is measured on the EVM with the TPS628304ARZER and standard BOM. There is no notable difference on EMI performance between available packages. $$I_{OUT} = 4 \text{ A}$$ $V_{IN} = 5.5 \text{ V}$ $V_{OUT} = 1.8 \text{ V}$ #### 图 7-6. Radiated EMI Performance (CISPR11 Radiated Emission Test with Class A and Class B Limits) #### 7.4 Device Functional Modes #### 7.4.1 Enable, Disable, and Output Discharge The device starts operation when Enable (EN) is set High. The input threshold levels are typically 0.8 V for rising and 0.35 V for falling signals. Do not leave EN floating. Shutdown is forced if EN is pulled Low with a shutdown current of typically 100 nA. During shutdown, the internal power MOSFETs as well as the entire control circuitry are turned off and the output voltage is actively discharged through the SW pin by a current sink. Therefore VIN must remain present for the discharge to function. ### 7.4.2 Minimum Duty Cycle and 100% Mode Operation There is no limitation for small duty cycles because, even at very low duty cycles, the switching frequency is reduced as needed to always make sure of a proper regulation. If the output voltage $(V_{OUT})$ comes close to the input voltage $(V_{IN})$ , the device enters 100% mode. While the high-side switch is constantly turned on, the low-side switch is switched off. This action is particularly useful in battery-powered applications to achieve longest operation time by taking full advantage of the whole battery voltage range. The difference between $V_{IN}$ and $V_{OUT}$ is determined by the voltage drop across the high-side FET and the DC resistance of the inductor. The minimum $V_{IN}$ that is needed to maintain a specific $V_{OUT}$ value is estimated as: $$V_{IN,min} = V_{OUT} + I_{OUT,MAX} \times \left( R_{DS(on)} + R_L \right) \tag{3}$$ #### where - V<sub>IN.min</sub> = Minimum input voltage to maintain an output voltage - I<sub>OUT MAX</sub> = Maximum output current - R<sub>DS(on)</sub> = High-side FET ON-resistance - R<sub>L</sub> = Inductor ohmic resistance (DCR) #### 7.4.3 Power Good The TPS62830x has a built-in power-good (PG) function. The PG pin goes high impedance when the output voltage has reached the nominal value. Otherwise, including when disabled, in UVLO or in thermal shutdown, PG is Low (see 表 7-1). The PG function is formed with a window comparator, which has an upper and lower voltage threshold. The PG pin is an open-drain output and is specified to sink up to 1 mA. The power-good output requires a pullup resistor connecting to any voltage rail less than 5.5 V. | 寿 | 7-1 | Р | G | Pin | l o | aic | |---|--------------|---|---|-----|-----|-----| | ᄮ | <i>1</i> - 1 | | J | | | uic | | | DEVICE CONDITIONS | LOGIC STATUS | | | | |----------------------|-----------------------------------------------------------------|--------------|-----|--|--| | | DEVICE CONDITIONS | HIGH Z | LOW | | | | | EN = High, V <sub>FB</sub> ≥ 0.48 V | √ | | | | | Enable | EN = High, $V_{FB} \leqslant 0.56 \text{ V}$ | | √ | | | | Lilable | EN = High, $V_{FB} \leqslant 0.525 \text{ V}$ | √ | | | | | | EN = High, V <sub>FB</sub> ≥ 0.55 V | | √ | | | | Shutdown | EN = Low | | √ | | | | Thermal shutdown | T <sub>J</sub> > T <sub>JSD</sub> | | √ | | | | UVLO | $0.7 \text{ V} < \text{V}_{\text{IN}} < \text{V}_{\text{UVLO}}$ | | √ | | | | Power supply removal | V <sub>IN</sub> < 0.7 V | √ | | | | The PG signal can be used for sequencing of multiple rails by connecting the PG signal to the EN pin of other converters. Leave the PG pin unconnected when not used. The PG rising edge and falling edge has a 40 μs blanking time, as shown in 2.7. At start-up, the delay of PG signal is typically 125 μs after soft start is finished. 图 7-7. Power-Good Behavior ### 8 Application and Implementation ### 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### **8.1 Application Information** The following section discusses the design of the external components to complete the power supply design for several input and output voltage options by using typical applications as a reference. # 8.2 Typical Application 图 8-1. Typical Application of TPS62830x (Optimized for Design Size) 图 8-2. Typical Application of TPS62830x (Optimized for Transient Response) #### 8.2.1 Design Requirements For this design example, use the parameters listed in 表 8-1 as the input parameters. 表 8-1. Design Parameters | DESIGN PARAMETER | EXAMPLE VALUE | |-----------------------|-----------------| | Input voltage | 2.25 V to 5.5 V | | Output voltage | 1.8 V | | Output ripple voltage | < 15 mV | Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 表 8-2 lists the components used for the example. ### 表 8-2. List of Components | REFERENCE | DESCRIPTION | MANUFACTURER | |-----------|------------------------------------------------------------------------|--------------| | C1 | 4.7 μF, Ceramic capacitor, 6.3 V, X7R, size 0603, JMK107BB7475KA-T | Taiyo Yuden | | C2 | 2 × 10 μF, Ceramic capacitor, 10 V, X7R, size 0603, GRM188Z71A106KA73D | Murata | | L1 | 0.47 μH, Power inductor, XGL4015-471ME | Coilcraft | | R1 | Depending on the output voltage, 1%, size 0402 | Std | | R2 | 200 k $\Omega$ , Chip resistor, 1/16 W, 1%, size 0402 | Std | | R3 | 100 k Ω , Chip resistor, 1/16 W, 1%, size 0402 | Std | 提交文档反馈 15 #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS62830x device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - · Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 8.2.2.2 Setting The Output Voltage The output voltage is set by an external resistor divider according to 方程式 4: $$R1 = R2 \times \left(\frac{V_{OUT}}{V_{FB}} - 1\right) = R2 \times \left(\frac{V_{OUT}}{0.5 V} - 1\right) \tag{4}$$ R2 can be any value between 200 k $\Omega$ and 600 k $\Omega$ to achieve high efficiency at light load while providing acceptable noise sensitivity. #### 8.2.2.3 Inductor Selection The main parameter for the inductor selection is the inductor value and then the saturation current of the inductor. To calculate the maximum inductor current under static load conditions, 方程式 5 and 方程式 6 are given. $$I_{L,MAX} = I_{OUT,MAX} + \frac{\Delta I_L}{2} \tag{5}$$ $$\Delta I_L = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f_{SW}} \tag{6}$$ where: - I<sub>OUT,MAX</sub> = Maximum output current - $\Delta I_{L}$ = Inductor current ripple - f<sub>SW</sub> = Switching frequency - L = Inductor value TI recommends to choose a saturation current for the inductor that is approximately 20% to 30% higher than I<sub>L.MAX</sub>. In addition, DC resistance and size must also be taken into account when selecting an appropriate inductor. Finally, for better transient response performance, TI recommends a smaller inductance value. 表 8-3 lists recommended inductors. | & 8-3. List of Recommended inductors | | | | | | | | | |--------------------------------------|-----------------------|------------------|-----------------------------|--------------------------------|--|--|--|--| | INDUCTANCE [µH] | CURRENT RATING<br>[A] | DIMENSIONS [mm] | MAX. DC<br>RESISTANCE [m Ω] | MFR PART NUMBER <sup>(1)</sup> | | | | | | | 4.4 | 4.0 × 4.0 × 1.6 | 7.5 | XGL4015-471ME, Coilcraft | | | | | | 0.47 | 4.8 | 2.0 × 1.6 × 1.0 | 22 | HTEN20161T-R47MDR, Cyntec | | | | | | | 4.8 | 2.0 × 1.6 × 1.0 | 22 | CIGT201610EHR47MNE, Samsung | | | | | | | 5.1 | 2.0 × 1.6 × 1.0 | 34 | TFM201610ALM-R47MTAA, TDK | | | | | | | 4.8 | 2.0 × 1.25 × 0.8 | 17 | LSCNE2012HKTR24MD, Taiyo Yuden | | | | | | 0.24 | 4.7 | 2.0 × 1.6 × 1.0 | 19 | CIGT201610LHR24MNE, Samsung | | | | | | | 4.7 | 2.0 × 1.6 × 1.0 | 20 | DFE201610E-R24M, MuRata | | | | | | | 3.6 | 2.0 × 1.6 × 0.8 | 23 | CIGT201608LMR24MNE, Samsung | | | | | 表 8-3. List of Recommended Inductors #### 8.2.2.4 Output Capacitor Selection The inductor and the output capacitor together provide a low-pass filter. To simplify this process, $\frac{1}{8}$ 8-5 outlines possible inductor and capacitor value combinations for most applications. Cells with the ( $\checkmark$ ) mark represent combinations that are proven for stability by simulation and lab test. additionally, cells with the (+) mark represent combinations that are proven for stability by simulation only. Check further combinations for each individual application. The DCS-Control scheme of the TPS62830x allows the use of tiny ceramic capacitors. Ceramic capacitors with low ESR values have the lowest output voltage ripple and are recommended. To keep low resistance up to high frequencies and to get narrow capacitance variation with temperature, TI recommends using X7R or X5R dielectrics. At light load currents, the converter operates in Power Save Mode and the output voltage ripple is dependent on the output capacitor value. A larger output capacitors can be used reducing the output voltage ripple. Considering the DC-bias derating the capacitance, the recommended minimum effective output capacitance is 12 μF when using a 0.47-μH or larger inductor. When using a 0.24-μH or lower inductor, the recommended minimum effective output capacitance is 22 μF. $\frac{1}{100}$ 88-6 lists recommended capacitors. 表 8-4. Matrix of Output Capacitor and Inductor Combinations (TPS628301 and TPS628302) | V [V] | NOMINAL I [IIII](2) | NOMINAL L [µH] <sup>(2)</sup> | | | | | | |------------------------------|---------------------|-------------------------------|--------------|-------|--|--|--| | V <sub>OUT</sub> [V] | ΝΟΜΙΝΑΣ Ε [μη] | 2 × 10 or 22 | 2 × 22 or 47 | 100 + | | | | | 0.E < V < 1.0 | 0.47 | <b>√</b> (1) | ✓ | + | | | | | 0.5 ≤ V <sub>OUT</sub> ≤ 1.8 | 1.0 | + | + | | | | | | 1 8 < V | 0.47 | | <b>√</b> (1) | + | | | | | 1.8 < V <sub>OUT</sub> | 1.0 | + | + | | | | | 表 8-5. Matrix of Output Capacitor and Inductor Combinations (TPS628303 and TPS628304) | V <sub>OUT</sub> [V] | NOMINAL L [µH] <sup>(2)</sup> | NOMINAL C <sub>OUT</sub> [µF] <sup>(3)</sup> | | | | | | |------------------------------|-------------------------------|----------------------------------------------|-------------------------|-----|--|--|--| | ▼OUT [▼] | ΝΟΜΙΝΆΕ Ε [μη] | 2 × 10 or 22 | 2 × 22 or 47 | 100 | | | | | 0.5 ≤ V <sub>OUT</sub> ≤ 1.8 | 0.47 | <b>✓</b> <sup>(1)</sup> | ✓ | + | | | | | 0.5 ≪ V <sub>OUT</sub> ≪ 1.6 | 0.24 | + | ✓ | + | | | | | 1.8 < V <sub>OUT</sub> | 0.47 | | <b>✓</b> <sup>(1)</sup> | + | | | | | 1.0 \ V <sub>OUT</sub> | 0.24 | | <b>✓</b> | + | | | | - (1) This LC combination is the standard value and recommended for most applications. - (2) Inductor tolerance and current derating is anticipated. The effective inductance can vary by 20% and 30%. - (3) Capacitance tolerance and bias voltage derating is anticipated. The effective capacitance can vary by 20% and 50%. <sup>(1)</sup> See the Third-party Products Disclaimer. 表 8-6. List of Recommended Capacitors | NOMINAL CAPACITANCE [µF] | VOLTAGE RATING [V] | DIMENSIONS [mm] | MFR PART NUMBER <sup>(1)</sup> | |--------------------------|--------------------|-------------------|-----------------------------------| | 10 | 6.3 | 2.0 × 1.5 × 1.25 | MSASJ21GAB7106MTNA01, Taiyo Yuden | | 10 | 10 | 2.0 × 1.25 × 1.25 | C2012X7R1A106K125AC, TDK | | 10 | 10 | 1.6 × 0.8 × 0.8 | GRM188Z71A106KA73#, MuRata | | 10 | 10 | 1.6 × 0.8 × 0.8 | C1608X5R1A106K080AC, TDK | | 22 | 10 | 2.0 × 1.25 × 1.25 | GRM21BZ71A226ME15#, MuRata | | 22 | 10 | 1.6 × 0.8 × 0.8 | C1608X5R1A226M080AC, TDK | ### 8.2.2.5 Input Capacitor Selection The input capacitor is the low-impedance energy source for the converter, which helps provide stable operation. Because the buck converter has a pulsating input current, a low ESR ceramic input capacitor is required for best input voltage filtering to minimize input voltage spikes. Place the capacitor between VIN and GND pins and as close as possible to those pins. For most applications, a minimum effective input capacitance of 3 $\mu F$ is sufficient, though a larger value reduces input current ripple and is recommended. When operating from a high impedance source, TI recommends a larger input buffer capacitor $\geqslant$ 10 $\mu F$ to avoid voltage drops during start-up and load transients. Additionally, small de-coupling capacitors can also be used in case of noise at the input if the device. The input capacitor can be increased without any limit for better input voltage filtering. 表 8-7 shows a list of recommended capacitors. 表 8-7. List of Recommended Capacitors | NOMINAL CAPACITANCE [μF] | VOLTAGE RATING [V] | DIMENSIONS [mm] | MFR PART NUMBER <sup>(1)</sup> | |--------------------------|--------------------|-------------------|-----------------------------------| | 4.7 | 6.3 | 1.6 × 0.8 × 0.8 | MSASJ168BB7475MTNA01, Taiyo Yuden | | 4.7 | 10 | 2.0 × 1.25 × 1.25 | C2012X7R1A475K125AC, TDK | | 10 | 10 | 1.6 × 0.8 × 0.8 | GRM188Z71A106KA73#, MuRata | (1) See the Third-party Products Disclaimer #### 8.2.3 Application Curves $T_A = 25$ °C, $V_{IN} = 5$ V, $V_{OUT} = 1.8$ V, BOM = $\frac{1}{8}$ 8-2 unless otherwise noted. English Data Sheet: SLVSG98 19 21 0.75 0.50 0.25 0.00 0.5 $V_{IN} = 3.3 V$ 图 8-27. Switching Frequency versus Output Current 1.5 2 2.5 Output Current [A] 3.5 PFM 图 8-28. Switching Frequency versus Output Current 图 8-29. Switching Frequency versus Input Voltage 图 8-30. Output Voltage Ripple 图 8-32. Load Transient 23 ### 8.3 Power Supply Recommendations The TPS62830x family does not have special requirements for the input power supply and is designed to operate from an input voltage supply range from 2.25 V to 5.5 V. The output current of the input power supply must be rated according to the supply voltage, output voltage, and output current of the device. ### 8.4 Layout ### 8.4.1 Layout Guidelines The printed-circuit-board (PCB) layout is an important step to maintain the high performance of the device. See Layout Example for the recommended low EMI PCB layout. - Place the input and output capacitors and the inductor as close as possible to the IC. This action keeps the power traces short. Routing these power traces direct and wide results in low trace resistance and low parasitic inductance. - Connect the low side of the input and output capacitors properly to the GND pin to avoid a ground potential shift. - Take special care to avoid noise being induced. The sense traces connected to FB is a signal trace. Keep these traces away from SW nodes. The connection of the output voltage trace for the FB resistors must be made at the output capacitor. - Refer to Layout Example for an example of component placement, routing, and thermal design with good EMI performance. #### 8.4.2 Layout Example 图 8-49. PCB Layout Recommendation (RZE Package) 图 8-50. PCB Layout Recommendation (DRL Package) #### 8.4.2.1 Thermal Considerations Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power dissipation limits of a given component. Two basic approaches for enhancing thermal performance are: - Improving the power dissipation capability of the PCB design - · Introducing airflow in the system The Thermal Data section in *Thermal Information* provides the thermal metric of the device on the EVM after considering the PCB design of real applications. The big copper planes connecting to the pads of the IC on the PCB improve the thermal performance of the device. For more details on how to use the thermal parameters, see the Thermal Characteristics application notes, *Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs* and *Semiconductor and IC Package Thermal Metrics*. ### 9 Device and Documentation Support ### 9.1 Device Support ### 9.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此 类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 #### 9.1.2 Development Support ### 9.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS62830x device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. ### 9.2 Documentation Support #### 9.2.1 Related Documentation For related documentation, see the following: - Texas Instruments, Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs application note - Texas Instruments, Semiconductor and IC Package Thermal Metrics application note ### 9.3 支持资源 TI E2E™ 中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索 现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI的使用条款。 #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ### 9.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理 和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参 数更改都可能会导致器件与其发布的规格不相符。 ### 9.6 术语表 TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。 Copyright © 2024 Texas Instruments Incorporated ## **10 Revision History** | CI | hanges from Revision A (October 2023) to Revision B (March 2024) | Page | |----|---------------------------------------------------------------------|------| | • | 在整个数据表中添加了新的可订购器件型号信息 | 1 | | | | | | CI | hanges from Revision * (February 2023) to Revision A (October 2023) | Page | | • | 将文档状态从"预告信息"更改为"量产数据" | 1 | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 29 www.ti.com 12-Apr-2024 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS628301ADRLR | ACTIVE | SOT-5X3 | DRL | 8 | 4000 | RoHS & Green | Call TI SN | Level-1-260C-UNLIM | -40 to 125 | 01A | Samples | | TPS628301ARZER | ACTIVE | WQFN-HR | RZE | 8 | 3000 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | 01A | Samples | | TPS628301KRZER | ACTIVE | WQFN-HR | RZE | 8 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | 01K | Samples | | TPS628302ADRLR | ACTIVE | SOT-5X3 | DRL | 8 | 4000 | RoHS & Green | Call TI SN | Level-1-260C-UNLIM | -40 to 125 | 02A | Samples | | TPS628302ARZER | ACTIVE | WQFN-HR | RZE | 8 | 3000 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | 02A | Samples | | TPS628302KRZER | ACTIVE | WQFN-HR | RZE | 8 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | 02K | Samples | | TPS628303ADRLR | ACTIVE | SOT-5X3 | DRL | 8 | 4000 | RoHS & Green | Call TI SN | Level-1-260C-UNLIM | -40 to 125 | 03A | Samples | | TPS628303ARZER | ACTIVE | WQFN-HR | RZE | 8 | 3000 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | 03A | Samples | | TPS628303BDRLR | ACTIVE | SOT-5X3 | DRL | 8 | 4000 | RoHS & Green | Call TI SN | Level-1-260C-UNLIM | -40 to 125 | 03B | Samples | | TPS628303KRZER | ACTIVE | WQFN-HR | RZE | 8 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | 03K | Samples | | TPS628304ADRLR | ACTIVE | SOT-5X3 | DRL | 8 | 4000 | RoHS & Green | Call TI SN | Level-1-260C-UNLIM | -40 to 125 | 04A | Samples | | TPS628304ARZER | ACTIVE | WQFN-HR | RZE | 8 | 3000 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 125 | 04A | Samples | | TPS628304KRZER | ACTIVE | WQFN-HR | RZE | 8 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | | 04K | Samples | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". # **PACKAGE OPTION ADDENDUM** www.ti.com 12-Apr-2024 - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 12-Apr-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS628301ADRLR | SOT-5X3 | DRL | 8 | 4000 | 180.0 | 8.4 | 2.75 | 1.9 | 0.8 | 4.0 | 8.0 | Q3 | | TPS628301ARZER | WQFN-<br>HR | RZE | 8 | 3000 | 180.0 | 8.4 | 1.3 | 2.3 | 0.9 | 4.0 | 8.0 | Q1 | | TPS628301KRZER | WQFN-<br>HR | RZE | 8 | 3000 | 180.0 | 8.4 | 1.3 | 2.3 | 0.9 | 4.0 | 8.0 | Q1 | | TPS628302ADRLR | SOT-5X3 | DRL | 8 | 4000 | 180.0 | 8.4 | 2.75 | 1.9 | 0.8 | 4.0 | 8.0 | Q3 | | TPS628302ARZER | WQFN-<br>HR | RZE | 8 | 3000 | 180.0 | 8.4 | 1.3 | 2.3 | 0.9 | 4.0 | 8.0 | Q1 | | TPS628302KRZER | WQFN-<br>HR | RZE | 8 | 3000 | 180.0 | 8.4 | 1.3 | 2.3 | 0.9 | 4.0 | 8.0 | Q1 | | TPS628303ADRLR | SOT-5X3 | DRL | 8 | 4000 | 180.0 | 8.4 | 2.75 | 1.9 | 0.8 | 4.0 | 8.0 | Q3 | | TPS628303ARZER | WQFN-<br>HR | RZE | 8 | 3000 | 180.0 | 8.4 | 1.3 | 2.3 | 0.9 | 4.0 | 8.0 | Q1 | | TPS628303BDRLR | SOT-5X3 | DRL | 8 | 4000 | 180.0 | 8.4 | 2.75 | 1.9 | 0.8 | 4.0 | 8.0 | Q3 | | TPS628303KRZER | WQFN-<br>HR | RZE | 8 | 3000 | 180.0 | 8.4 | 1.3 | 2.3 | 0.9 | 4.0 | 8.0 | Q1 | | TPS628304ADRLR | SOT-5X3 | DRL | 8 | 4000 | 180.0 | 8.4 | 2.75 | 1.9 | 0.8 | 4.0 | 8.0 | Q3 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 12-Apr-2024 | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS628304ARZER | WQFN-<br>HR | RZE | 8 | 3000 | 180.0 | 8.4 | 1.3 | 2.3 | 0.9 | 4.0 | 8.0 | Q1 | | TPS628304KRZER | WQFN-<br>HR | RZE | 8 | 3000 | 180.0 | 8.4 | 1.3 | 2.3 | 0.9 | 4.0 | 8.0 | Q1 | www.ti.com 12-Apr-2024 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS628301ADRLR | SOT-5X3 | DRL | 8 | 4000 | 210.0 | 185.0 | 35.0 | | TPS628301ARZER | WQFN-HR | RZE | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS628301KRZER | WQFN-HR | RZE | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS628302ADRLR | SOT-5X3 | DRL | 8 | 4000 | 210.0 | 185.0 | 35.0 | | TPS628302ARZER | WQFN-HR | RZE | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS628302KRZER | WQFN-HR | RZE | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS628303ADRLR | SOT-5X3 | DRL | 8 | 4000 | 210.0 | 185.0 | 35.0 | | TPS628303ARZER | WQFN-HR | RZE | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS628303BDRLR | SOT-5X3 | DRL | 8 | 4000 | 210.0 | 185.0 | 35.0 | | TPS628303KRZER | WQFN-HR | RZE | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS628304ADRLR | SOT-5X3 | DRL | 8 | 4000 | 210.0 | 185.0 | 35.0 | | TPS628304ARZER | WQFN-HR | RZE | 8 | 3000 | 210.0 | 185.0 | 35.0 | | TPS628304KRZER | WQFN-HR | RZE | 8 | 3000 | 210.0 | 185.0 | 35.0 | QFN (PLASTIC QUAD FLATPACK - NO LEAD) ### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. QFN (PLASTIC QUAD FLATPACK - NO LEAD) NOTES: (continued) 3. For more information, refer to QFN/SON PCB application note in literature No. SLUA271 (www.ti.com/lit/slua271). QFN (PLASTIC QUAD FLATPACK - NO LEAD) NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. PLASTIC SMALL OUTLINE ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not accord 0.45 mercage side. - exceed 0.15 mm per side. - 4. Reference JEDEC Registration MO-293, Variation UDAD PLASTIC SMALL OUTLINE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria. PLASTIC SMALL OUTLINE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司