www.ti.com.cn ZHCSB62 – JUNE 2013 # 单路差分比较器 查询样品: TL331-EP ### 特性 - 单电源或双电源 - 宽电源电压范围: 2V 至 36V - 独立于电源电压的低电源电流漏极: **0.4mA**(典型值) - 低输入偏置电流: 25nA (典型值) - 低输入偏移电压: 2mV (典型值) - 共模输入电压范围包括接地 - 差分输入电压范围等于最大额定电源电压: ±36V - 低输出饱和电压 - 输出与 TTL, MOS 和 CMOS 兼容 ## 支持国防、航空航天、和医疗应用 - 受控基线 - 一个组装和测试场所 - 一个制造场所 - 支持军用(-55°C 至 125°C) 温度范围 - 延长的产品生命周期 - 延长的产品变更通知 - 产品可追溯性 ## 说明/订购信息 这个器件包含一个单电压比较器,此比较器被设计成在宽范围电压上由一个单电源供电运行。 如果两个电源之间的电压差在 2V 和 36V 之间且 V<sub>CC</sub>比输入共模电压的正值至少高 1.5V,也可使用双电源供电运行。 电流漏极与电源电压无关。 为了实现线与关系,用户可将输出连接至另外一个集电极开路输出。 #### ORDERING INFORMATION(1) | T <sub>A</sub> | V <sub>IO(MAX)</sub> at 25°C | PACK | AGE | ORDERABLE PART<br>NUMBER | TOP-SIDE<br>MARKING | VID NUMBER | | | | | |----------------|------------------------------|---------------|--------------|--------------------------|---------------------|----------------|--|--|--|--| | EE9C to 10E9C | 5 mV | COT 22 (DD)/) | Reel of 3000 | TL331MDBVREP | TEPU | V60/40644 04VF | | | | | | –55°C to 125°C | 5 IIIV | SOT-23 (DBV) | Reel of 250 | TL331MDBVTEP | TEPU | V62/13611-01XE | | | | | For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Note: Current values shown are nominal. # ABSOLUTE MAXIMUM RATINGS(1) over operating free-air temperature range (unless otherwise noted) | | porauming more and temperature range (armore extremine metal) | | |------------------|---------------------------------------------------------------|----------------| | $V_{CC}$ | Supply voltage (2) | 36 V | | $V_{ID}$ | Differential input voltage <sup>(3)</sup> | ±36 V | | VI | Input voltage range (either input) | –0.3 V to 36 V | | $V_{O}$ | Output voltage | 36 V | | Io | Output current | 20 mA | | | Duration of output short-circuit to ground <sup>(4)</sup> | Unlimited | | T <sub>J</sub> | Operating virtual junction temperature | 150°C | | T <sub>stg</sub> | Storage temperature range | −65°C to 150°C | | | | | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *recommended operating conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> All voltage values, except differential voltages, are with respect to the network ground. <sup>(3)</sup> Differential voltages are at IN+ with respect to IN-. <sup>(4)</sup> Short circuits from outputs to V<sub>CC</sub> can cause excessive heating and eventual destruction. www.ti.com.cn ZHCSB62 – JUNE 2013 ### THERMAL INFORMATION | | | TL331-EP | | |------------------|-------------------------------------------------------------|----------|-------| | | THERMAL METRIC <sup>(1)</sup> | DBV | UNITS | | | | 5 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance <sup>(2)</sup> | 299 | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance <sup>(3)</sup> | 65.4 | | | $\theta_{JB}$ | Junction-to-board thermal resistance (4) | 97.1 | 9000 | | ΨЈТ | Junction-to-top characterization parameter <sup>(5)</sup> | 0.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter <sup>(6)</sup> | 95.5 | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A | | - (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. - (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. - (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. - (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - (5) The junction-to-top characterization parameter, $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). - (6) The junction-to-board characterization parameter, $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). - (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. #### **ELECTRICAL CHARACTERISTICS** at specified free-air temperature, V<sub>CC</sub> = 5 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS <sup>(1)</sup> | T <sub>A</sub> | MIN | TYP | MAX | UNIT | | |------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------------|-----|------|------|--| | V | lanut effect voltege | $V_{CC} = 5 \text{ V to } 30 \text{ V}, V_{O} = 1.4 \text{ V},$ | 25°C | | 2 | 5 | \/ | | | V <sub>IO</sub> | Input offset voltage | $V_{IC} = V_{IC(min)}$ | -55°C to 125°C | | | 9 | mV | | | | Input offeet ourrent | V 14V | 25°C | | 5 | 50 | nA | | | I <sub>IO</sub> | Input offset current | V <sub>O</sub> = 1.4 V | –55°C to 125°C | | | 250 | | | | | Input bigg current | V = 1.4 V | 25°C | | -25 | -250 | nA l | | | I <sub>IB</sub> | Input bias current | V <sub>O</sub> = 1.4 V | -55°C to 125°C | | | -400 | | | | V <sub>ICR</sub> | Common-mode input voltage | | 25°C | 0 to<br>V <sub>CC</sub> – 1.5 | | | V | | | | range <sup>(2)</sup> | | –55°C to 125°C | 0 to<br>V <sub>CC</sub> – 2 | | | V | | | A <sub>VD</sub> | Large-signal differential-voltage amplification | $V_{CC} = 15 \text{ V}, V_{O} = 1.4 \text{ V to } 11.4 \text{ V},$<br>$R_{L} \ge 15 \text{ k}\Omega \text{ to } V_{CC}$ | 25°C | 50 | 200 | | V/mV | | | | High level output ourrent | $V_{OH} = 5 \text{ V}, V_{ID} = 1 \text{ V}$ | 25°C | | 0.1 | 50 | nA | | | I <sub>OH</sub> | High-level output current | V <sub>OH</sub> = 30 V, V <sub>ID</sub> = 1 V | –55°C to 125°C | | | 1 | μA | | | \/ | Low lovel output voltage | 1 4 50 1/4 | 25°C | | 150 | 400 | mV | | | V <sub>OL</sub> | Low-level output voltage | $I_{OL} = 4 \text{ mA}, V_{ID} = -1 \text{ V}$ | –55°C to 125°C | | | 700 | | | | I <sub>OL</sub> | Low-level output current | $V_{OL} = 1.5 \text{ V}, V_{ID} = -1 \text{ V}$ | 25°C | 6 | | | mA | | | I <sub>CC</sub> | Supply current | R <sub>L</sub> = ∞, V <sub>CC</sub> = 5 V | 25°C | | 0.4 | 0.7 | mΑ | | <sup>(1)</sup> All characteristics are measured with zero common-mode input voltage, unless otherwise specified. <sup>(2)</sup> The voltage at either input or common-mode should not be allowed to go negative by more than 0.3 V. The upper end of the common-mode voltage range is V<sub>CC+</sub> – 1.5 V, but either or both inputs can go to 30 V without damage. ZHCSB62 -JUNE 2013 www.ti.com.cn ### **SWITCHING CHARACTERISTICS** $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ | PARAMETER | TEST CONDITIONS | | | | | | |---------------|-------------------------------------------------------------------------|---------------------------------------|-----|----|--|--| | Response time | B. composted to 5 1/through 5.1 kg. C | 100-mV input step with 5-mV overdrive | 1.3 | | | | | | $R_L$ connected to 5 V through 5.1 kΩ, $C_L$ = 15 pF <sup>(1)</sup> (2) | TTL-level input step | 0.3 | μs | | | <sup>(1)</sup> C<sub>L</sub> includes probe and jig capacitance. (2) The response time specified is the interval between the input step function and the instant when the output crosses 1.4 V. ### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | TL331MDBVTEP | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | TEPU | Samples | | V62/13611-01XE | ACTIVE | SOT-23 | DBV | 5 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | TEPU | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司