SN74LV4T125 ZHCSCA5C - FEBRUARY 2014 - REVISED JUNE 2022 # SN74LV4T125 具有三态输出 CMOS 逻辑电平转换器的单电源四路缓冲器转换 器门 ### 1 特性 - V<sub>CC</sub> 为 5V、3.3V、2.5V 和 1.8V 的单电源电压转换器 - 工作电压范围为 1.8V 至 5.5V - 升压转换 - 1.8V V<sub>CC</sub> 时,1.2V<sup>(1)</sup> 至 1.8V - 2.5V V<sub>CC</sub> 时,1.5V<sup>(1)</sup> 至 2.5V - 3.3V V<sub>CC</sub> 时,1.8V<sup>(1)</sup>至3.3V - 5.0V V<sub>CC</sub> 时, 3.3V 至 5.0V - 降压转换 - 1.8V V<sub>CC</sub> 时, 3.3V 至 1.8V - 2.5V V<sub>CC</sub> 时, 3.3V 至 2.5V - 3.3V V<sub>CC</sub> 时,5.0 V 至 3.3V - 逻辑输出以 V<sub>CC</sub> 为基准 - V<sub>CC</sub> 为 3.3V 时,频率高达 50MHz - 输入引脚可耐受 5.5V 电压 - -40°C 至 125°C 工作温度范围 - 可提供无铅封装: SC-70 (RGY) - $-3.5 \times 3.5 \times 1$ mm - 闩锁性能超过 250mA, 符合 JESD 17 规范 - 支持标准逻辑引脚排列 - I<sub>off</sub> 支持局部关断模式运行 - 与 AUP125、LVC125 兼容的 CMOS 输出 B<sup>1</sup> ### 2应用范围 - 平板电脑 - 智能手机 - 个人计算机 - 工业汽车应用 ### 3 说明 SN74LV4T125 是一款具有较宽电压范围的低压 CMOS 缓冲门逻辑器件,用于便携式、电信、工业和 汽车应用。输出电平以电源电压为基准,并且能够支持 1.8V、2.5V、3.3V 和 5V CMOS 电平。 该输入采用较低阈值电路设计,可匹配 $V_{CC}$ = 3.3V 时 的 1.8V 输入逻辑电平,并且可用于 1.8V 至 3.3V 升压 转换。此外,5V 耐压输入引脚可实现降压转换(例 如,在 $V_{CC}$ = 2.5V 时,从 3.3V 输入至 2.5V 输出)。 1.8V 至 5.5V 的宽 V<sub>CC</sub> 范围使生成的所需输出电平能 够连接至控制器或处理器。 SN74LV4T125 器件的设计电流驱动能力为 8mA,能 减少由高驱动输出导致的线路反射、过冲和下冲。 ### 器件信息 | | 器件型号(1) | 封装 | 封装尺寸(标称值) | | | |--|-------------|-------------------|-----------------|--|--| | | SN74LV4T125 | PW (TSSOP, 14) | 5.00mm x 4.40mm | | | | | | RGY ( VQFN , 14 ) | 3.50mm x 3.50mm | | | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。 图 3-1. 简化版应用示意图 <sup>&</sup>lt;sup>1</sup> 请参考较低 V<sub>CC</sub> 条件下的 V<sub>IH</sub>/V<sub>IL</sub> 和输出驱动。 ### **Table of Contents** | 8.2 Functional Block Diagram | 10<br>11<br>12<br>12 | |---------------------------------------------------------|----------------------| | 8.4 Device Functional Modes | 11<br>12<br>12<br>12 | | Applications and Implementation | 12<br>12<br>12 | | 9.1 Application Information | 12<br>12 | | 9.2 Typical Application D Power Supply Recommendations | 12 | | Power Supply Recommendations Layout | | | 1 Layout | 13 | | | | | 44.4.1 | | | 11.1 Layout Guidelines | | | 11.2 Layout Example | | | 2 Device and Documentation Support | | | 12.1 Documentation Support | 15 | | 12.2 接收文档更新通知 | 15 | | 12.3 支持资源 | 15 | | 12.4 Trademarks | | | 12.5 Electrostatic Discharge Caution | 15 | | 12.6 术语表 | 15 | | 3 Mechanical, Packaging, and Orderable | | | Information | 15 | | | | | | | | Changes from Revision B (March 2014) to Revision C (June 2022) | Page | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------| | • 向"特性"部分添加了"loff 支持局部关断模式运行" | 1 | | • 更新了整个文档中的表格、图和交叉参考的编号格式。 | | | · 添加了"ESD等级"表、"接收文档更新通知"部分和"支持资源"部 | | | Changes from Revision A (March 2014) to Revision B (September 2014) | I4) Page | | • 更新了"特性" | <u> </u> | | Updated Pin Functions table. | | | <ul> <li>Added ESD Ratings table, Thermal Information table, Typical Characte<br/>Functions section, Detailed Description section, Power Supply Recommendation</li> </ul> | ristics section, Pin Configuration and nendations section, Layout section, | | Receiving Notification of Documentation Updates section, and Commu | | | Updated Detailed Design Procedure section. | 13 | | Changes from Revision * (February 2014) to Revision A (March 2014) | Page | | • 将第一而预览文档更新为完整版 | 1 | # **5 Pin Configuration and Functions** #### **Pin Functions** | P | IN | TYPE (1) | DESCRIPTION | |-----|-----------------|----------|-------------| | NO. | NAME | ITPE (") | DESCRIPTION | | 1 | 1 ŌĒ | I | Enable 1 | | 2 | 1A | I | Input 1 | | 3 | 1Y | 0 | Output 1 | | 4 | 2 OE | I | Enable 2 | | 5 | 2A | I | Input 2 | | 6 | 2Y | 0 | Output 2 | | 7 | GND | _ | Ground Pin | | 8 | 3Y | 0 | Output 3 | | 9 | 3A | I | Input 3 | | 10 | 3 OE | I | Enable 3 | | 11 | 4Y | 0 | Output 4 | | 12 | 4A | I | Input 4 | | 13 | 4 ŌE | I | Enable 4 | | 14 | V <sub>CC</sub> | _ | Power Pin | <sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power. ### **6 Specifications** ### **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------------------------------------|-----------------------------|-------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | upply voltage range | | | | | VI | Input voltage range <sup>(2)</sup> | | - 0.5 | 7.0 | V | | ., | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> | | | 4.6 | V | | Vo | Voltage range applied to any output in the high or low state <sup>(2)</sup> | | | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | - 20 | mA | | I <sub>OK</sub> | Output clamp current | $V_O < 0$ or $V_O > V_{CC}$ | | ±50 | mA | | Io | Continuous output current | | | ±35 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±70 | mA | | TJ | Junction temperature | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | - 65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Machine Model (MM), per JEDEC specification | ±200 | V | | | | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 (2) | ±1000 | | Product Folder Links: SN74LV4T125 (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | | |-----------------|------------------------------------|----------------------------------|------|-----------------|-------|--| | V <sub>CC</sub> | Supply voltage | | 1.6 | 5.5 | V | | | VI | Input voltage | | 0 | 5.5 | V | | | \/ | Output voltage | High or Low State | 0 | V <sub>CC</sub> | V | | | Vo | Output voltage | H-Z | 0 | V <sub>CC</sub> | V | | | | | V <sub>CC</sub> = 1.8 V | | - 3 | | | | | High-level output current | V <sub>CC</sub> = 2.5 V | | - 5 | Л | | | l <sub>OH</sub> | | V <sub>CC</sub> = 3.3 V | | - 8 | mA | | | | | V <sub>CC</sub> = 5.0 V | | - 16 | | | | | Lauriana autoria armant | V <sub>CC</sub> = 1.8 V | | 3 | | | | ı | | V <sub>CC</sub> = 2.5 V | | 5 | mA | | | l <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 3.3 V | | 8 | MA | | | | | V <sub>CC</sub> = 5.0 V | | 16 | | | | | | V <sub>CC</sub> = 1.6 V to 2.0 V | | 20 | | | | Δt/Δv | Input transition rise or fall rate | V <sub>CC</sub> = 2.3 V to 2.7 V | | 20 | nc/\/ | | | ΔΨΔΨ | Input transition rise or fall rate | V <sub>CC</sub> = 3 V or 3.6 V | | 20 | ns/V | | | | | V <sub>CC</sub> = 4.5 V to 5.0 V | | 20 | | | | T <sub>A</sub> | Operating free-air temperature | | - 40 | 125 | °C | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. ### **6.4 Thermal Information** | | | SN74L | | | |----------------------|----------------------------------------------|---------|---------|------| | | THERMAL METRIC <sup>(1)</sup> | PW | RGY | UNIT | | | | 14 PINS | 14 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 126.9 | 52.9 | | | R <sub>0</sub> JCtop | Junction-to-case (top) thermal resistance | 54.2 | 67.8 | | | R <sub>θ JB</sub> | Junction-to-board thermal resistance | 68.6 | 29.0 | °C/M | | ψ JT | Junction-to-top characterization parameter | 7.5 | 2.6 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 68.0 | 29.1 | | | R <sub>θ JCbot</sub> | Junction-to-case (bottom) thermal resistance | _ | 9.3 | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953). ### **6.5 Electrical Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>00</sub> T <sub>A</sub> = 25°C | | $T_A = 25^{\circ}C$ $T_A = -40^{\circ}C \text{ to } 125^{\circ}$ | | $V_{CC}$ $T_A = 25^{\circ}C$ $T_A = MIN$ TYP MAX | | $T_A = 25^{\circ}C$ $T_A = -40^{\circ}C$ to | | 125°C | UNIT | |-----------------|-------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------|------------------------------------------------------------------|-----------------------|--------------------------------------------------|------------|---------------------------------------------|--|-------|------| | | TANAMETER | TEST CONDITIONS | ▼CC | MIN | MAX | | | | | | | | | | | | V <sub>CC</sub> = 1.65 V to 1.9 V | 0.95 | | 1 | | | | | | | | / <sub>IH</sub> | High-level input voltage | | $V_{CC}$ = 2.3 V to 2.7 V | 1.1 | | 1.2 | | V | | | | | | ' IH | | | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$ | 1.3 | | 1.35 | | · | | | | | | | | | V <sub>CC</sub> = 4.5 V to 5.0 V | 2 | | 2 | | | | | | | | | | | $V_{CC}$ = 1.65 V to 1.9 V | | 0.55 | | 0.5 | | | | | | | / <sub>IL</sub> | Low-level input | | $V_{CC}$ = 2.3 V to 2.77 V | | 0.7 | | 0.6 | V | | | | | | IL. | voltage | | V <sub>CC</sub> = 3 V to 3.6 V | | 0.85 | | 0.75 | - | | | | | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 0.9 | | 0.85 | | | | | | | | | I <sub>OH</sub> = -50 μA | V <sub>CC</sub> = 1.65 V to 5.5 V | V <sub>CC</sub> - 0.1 | | V <sub>CC</sub> - 0.1 | | V | | | | | | | | I <sub>OH</sub> = -2 mA | V <sub>CC</sub> = 1.65 V | 1.4 | | 1.35 | | V | | | | | | | | I <sub>OH</sub> = -3 mA | V <sub>CC</sub> = 2.3 V | 2.05 | | 2.0 | | V | | | | | | / <sub>OH</sub> | High-level output | I <sub>OH</sub> = -5 mA | V <sub>CC</sub> = 3.0 V | 2.7 | | 2.6 | | V | | | | | | OH | voltage | I <sub>OH</sub> = -8 mA | VCC = 3.0 V | 2.6 | | 2.5 | | V | | | | | | | | I <sub>OH</sub> = -8 mA | V - 45 V | 3.7 | | 3.6 | | V | | | | | | | | I <sub>OH</sub> = - 16 mA | V <sub>CC</sub> = 4.5 V | 3.8 | | 3.7 | | V | | | | | | | | I <sub>OH</sub> = - 16 mA | V <sub>CC</sub> = 5.0 V | 4.4 | | 4.3 | | V | | | | | | | Low-level output<br>voltage | I <sub>OL</sub> = 50 μA | V <sub>CC</sub> = 1.65 V to 5.5 V | | 0.1 | | 0.1 | V | | | | | | | | L - 0 A | V <sub>CC</sub> = 1.65 V | | 0.1 | | 0.1 | | | | | | | | | I <sub>OH</sub> = 2 mA | V <sub>CC</sub> = 1.8 V | | 0.2 | | 0.3 | V | | | | | | | | | V <sub>CC</sub> = 2.3 V | | 0.2 | | 0.3 | | | | | | | | | I <sub>OH</sub> = 3 mA | V <sub>CC</sub> = 2.5 V | | 0.25 | | 0.3 | V | | | | | | / <sub>OL</sub> | | I <sub>OH</sub> = 5 mA | V - 20V | | 0.35 | | 0.4 | V | | | | | | | | I <sub>OH</sub> = 8 mA | V <sub>CC</sub> = 3.0 V | | 0.4 | | 0.45 | V | | | | | | | | I <sub>OH</sub> = 8 mA | V <sub>CC</sub> = 3.3 V | | 0.45 | | 0.5 | V | | | | | | | | I <sub>OH</sub> = 8 mA | V <sub>CC</sub> = 4.5 V | | 0.50 | | 0.55 | V | | | | | | | | I <sub>OH</sub> = 16 mA | V <sub>CC</sub> = 4.5 V | | 0.55 | | 0.55 | v | | | | | | | | I <sub>OH</sub> = 16 mA | V <sub>CC</sub> = 5.0 V | | 0.55 | | 0.55 | V | | | | | | I | Input leakage<br>current | V <sub>I</sub> =0 V or V <sub>CC</sub> | V <sub>CC</sub> = 0 V, 1.8 V,<br>2.5 V, 3.3 V, 5.5 V | | ±0.1 | | ±1 | μА | | | | | | | | | V <sub>CC</sub> = 5.0 V | | 2 | | 20 | | | | | | | | Static supply | $V_I = 0 \text{ V or } V_{CC}$ | V <sub>CC</sub> = 3.3 V | | 2 | | 20 | μ <b>Α</b> | | | | | | CC | current | I <sub>O</sub> = 0; open on loading | V <sub>CC</sub> = 2.5 V | | 2 | | 20 | μА | | | | | | | | | V <sub>CC</sub> = 1.8 V | | 2 | | 20 | | | | | | | | Additional static | One input at 0.3 V or 3.4 V Other inputs at 0 or $V_{CC}$ , $I_{O} = 0$ | V <sub>CC</sub> = 5.5 V | | 4.25 | | 1 5 | ^ | | | | | | η <sub>CC</sub> | supply current | One input at 0.3 V or 1.1 V Other inputs at 0 or V <sub>CC</sub> , I <sub>O</sub> = 0 | V <sub>CC</sub> = 1.8 V | | 1.35 | | 1.5 | μА | | | | | | ΟZ | Off-state (High<br>Impedance State)<br>Output Current | V <sub>O</sub> = V <sub>CC</sub> or GND | V <sub>CC</sub> = 5.5 V | ±0.25 | | | ±2.5 | μА | | | | | | off | Partial power down current | V <sub>O</sub> or V <sub>I</sub> = 0 to 5.5 V | V <sub>CC</sub> = 0 V | | 0.5 | | 5 | μА | | | | | | Ç <sub>i</sub> | Input capacitance | V <sub>I</sub> = V <sub>CC</sub> or GND | V <sub>CC</sub> = 3.3 V | | 1.6 | 1.6 | | pF | | | | | | C <sub>o</sub> | Output capacitance | V <sub>O</sub> = V <sub>CC</sub> or GND | V <sub>CC</sub> = 3.3 V | | 4.8 | 4.8 | | pF | | | | | # **6.6 Switching Characteristics** over operating free-air temperature range (unless otherwise noted) (see 🛭 7-1) | PARAMETER | FROM | то | FREQUENCY | V. | | 1 | Γ <sub>A</sub> = 25°C | | T <sub>A</sub> = - | - 65°C to 12 | 5°C | UNIT | | | | | |-----------|---------|----------|--------------|-----------------|-------|-------|-----------------------|-------|--------------------|--------------|------|---------|-----|---|-----|--| | PARAMETER | (INPUT) | (OUTPUT) | (TYP) | V <sub>CC</sub> | CL | MIN | TYP | MAX | MIN | TYP | MAX | UNII | | | | | | | | | | 5.0 V | 15 pF | | 2.8 | 3.2 | | 3 | 3.5 | | | | | | | | | | DC to 50 MHz | 3.0 V | 30 pF | | 3 | 3.5 | | 3 | 4.5 | no | | | | | | | | | DC to 50 MHz | 3.3 V | 15 pF | | 4 | 4.5 | | 5 | 5.5 | ns | | | | | | | Anyln | Y | | 3.3 V | 30 pF | | 5 | 5.5 | | 5.5 | 6.5 | | | | | | | pd | Any In | ī | DC to 50 MHz | 2.5 V | 15 pF | | 5.5 | 6.5 | | 7 | 7.5 | no | | | | | | | | | DC to 50 MHz | 2.5 V | 30 pF | | 6.5 | 7 | | 7.5 | 8.5 | ns | | | | | | | | | DC to 30 MHz | 1.8 V | 15 pF | | 10 | 11 | | 11 | 12 | no | | | | | | | | | DC to 30 MHZ | 1.6 V | 30 pF | | 11 | 12 | | 12.5 | 13 | ns | | | | | | | | | | 5.0 V | 15 pF | | 3.5 | 4 | | 3.5 | 4 | | | | | | | | | | DC to 50 MHz | 3.0 V | 30 pF | | 3.8 | 4.2 | | 4 | 4.5 | ns ns 9 | | | | | | | | | DC to 50 MHZ | 3.3 V | 15 pF | | 5 | 5.8 | | 5.8 | 6.1 | | | | | | | | ŌĒ | V | | 3.3 V | 30 pF | | 5.5 | 6 | | 5.7 | 6.5 | | | | | | | PZH | OE | Y | DO +- 50 MU- | 0.5.1/ | 15 pF | | 7.5 | 8 | | 8.5 | 9 | | | | | | | | | | DC to 50 MHz | 2.5 V | 30 pF | | 8 | 8.5 | | 9 | 9.5 | ns | | | | | | | | | DO 1 00 MII | 4.0.1/ | 15 pF | | 14.5 | 15 | | 15.5 | 16.5 | | | | | | | | | | DC to 30 MHz | 1.8 V | 30 pF | | 15.5 | 16 | | 16 | 17 | ns | | | | | | | | | | 501/ | 15 pF | | 3 3.5 | 3.5 | 4 | | | | | | | | | | | | | | | | | 5.0 V | 30 pF | | 3.5 | 4 | | 4 | 4.5 | | | | | | DC to 50 MHz | | 15 pF | | 5.3 | 5.6 | | 6 | 6.2 | ns | | | | | | | | Y | | 3.3 V | 30 pF | | 5.8 | 6.2 | | 7 | 7.5 | | | | | | | PZL | ŌĒ | | 504 50144 | | 15 pF | | 8 | 8.5 | | 9 | 9.5 | | | | | | | | | | DC to 50 MHz | 1Hz 2.5 V | 30 pF | | 9 | 9.5 | | 10.5 | 11 | ns | | | | | | | | | | | 15 pF | | 17 | 17.5 | | 18 | 18.5 | | | | | | | | | | DC to 30 MHz | 1.8 V | 30 pF | | 18 | 18.5 | | 19 | 20 | ns | | | | | | | | | | | | 15 pF | | 3 | 3.5 | | 3.5 | 4 | | | | | | | | | | | | 5.0 V | 30 pF | | 3.5 | 4 | | 4 | 4.5 | | | | | | | | DC to 50 MHz | | 15 pF | | 3.5 | 4 | | 4.5 | 5 | ns | | | | | | | | | | 3.3 V | 30 pF | | 5 | 6 | | 6.5 | 7 | | | | | | | PHZ | ŌĒ | Y | | | 15 pF | | 5.5 | 6 | | 6 | 6.5 | | | | | | | | | | DC to 50 MHz | 2.5 V | 30 pF | | 7.5 | 8 | | 8 | 9 | ns | | | | | | | | | | | 15 pF | | 7.5 | 8 | | 8 | 8.5 | | | | | | | | | | DC to 30 MHz | 1.8 V | 30 pF | | 11 | 12 | | 12 | 13 | ns | | | | | | | | | | | 15 pF | | 2 | 2.5 | | 2 | 2.7 | | | | | | | | | | | 5.0 V | 30 pF | | 2 | 3 | | 2 | 3.2 | | | | | | | | | | DC to 50 MHz | | 15 pF | | 2.3 | 2.8 | | 2.5 | 3.2 | ns | | | | | | | | | | 3.3 V | 30 pF | | 2.8 | 3.2 | | 3.3 | 4 | | | | | | | PLZ | ŌĒ | Y | | | 15 pF | | 3.3 | 3.8 | | 3.8 | 4.2 | | | | | | | | | | DC to 50 MHz | 2.5 V | 30 pF | | 4 | 4.3 | | 4.2 | 5 | ns | | | | | | | | | | | 15 pF | | 5 | 5.5 | | 5 | 5.7 | | | | | | | | | | DC to 30 MHz | 1.8 V | 30 pF | | 6.5 | 7 | | 7 | 8.5 | ns | | | | | | | A ! | V | DC to 50 MHz | 5.0 V<br>to | 15 pF | | 0.5 | - | 4 | · · · | | | | | | | | sk | Any In | y In Y | 2 | 2.5 V | | | | | 1 | | 1 | ns | | | | | | | | | DC to 30 MHz | 1.8 V | 15 pF | | | | | | | | | | | | ### **6.7 Noise Characteristics** $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}^{(1)}$ | | PARAMETER | MIN | TYP | MAX | UNIT | |--------------------|-----------------------------------------------|------|-------|-------|------| | V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.4 | 0.8 | V | | V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> | | - 0.3 | - 0.8 | V | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | | 3 | | V | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 2.31 | | | V | | V <sub>IL(D)</sub> | Low-level dynamic input voltage | | | 0.99 | V | (1) Characteristics are for surface-mount packages only. ### **6.8 Operating Characteristics** $V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |----------|-------------------------------|------------------------------------|-----|------| | $C_{pd}$ | Power dissipation capacitance | C <sub>L</sub> = 50 pF, f = 10 MHz | 16 | pF | # **6.9 Typical Characteristics** Submit Document Feedback ### 7 Parameter Measurement Information #### 7.1 NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O$ = 50 $\Omega$ , $t_f \leq$ 3 ns. - D. The outputs are measured one at a time, with one input transition per measurement. - E. All parameters and waveforms are not applicable to all devices. 图 7-1. Load Circuit and Voltage Waveforms ### 8 Detailed Description #### 8.1 Overview The SN74LVxTxx family was created to allow up- or down-voltage translation with only one power rail. The family has over-voltage tolerant inputs that allow down translation from up to 5.5 V to the $V_{CC}$ level that can be as low as 1.8 V. The family SN74LVxTxx also has a lowered switching threshold that allows it to translate up to the $V_{CC}$ level that can be as high as 5.5 V. #### 8.1.1 Translating Down Using these parts to translate down is very simple. Because the inputs are tolerant to 5.5 V at any valid $V_{CC}$ , they can be used to down translate. The input can be any level above $V_{CC}$ up to 5.5 V and the output will equal the $V_{CC}$ level, which can be as low as 1.8 V. One important advantage to down translating using this part is that the $I_{CC}$ current will remain less than or equal to the specified value. Down translation possibilities with SN74LVxTxx: - With 1.8-V $V_{CC}$ from 2.5 V, 3.3 V, or 5 V down to 1.8 V. - With 2.5-V $V_{CC}$ from 3.3 V or 5 V down to 2.5 V. - With 3.3-V V<sub>CC</sub> from 5 V down to 3.3 V. #### 8.1.2 Translating Up Using the SN74LVxTxx family to translate up is very simple. The input switching threshold is lowered so the high level of the input voltage can be much lower than a typical CMOS $V_{IH}$ . For instance, If the $V_{CC}$ is 3.3 V then the typical CMOS switching threshold would be $V_{CC}$ / 2 or 1.65 V. This means the input high level must be at least $V_{CC} \times 0.7$ or 2.31 V. On the LVxT devices the input threshold for 3.3-V $V_{CC}$ is approximately 1 V. This allows a signal with a 1.8-V $V_{IH}$ to be translated up to the $V_{CC}$ level of 3.3 V. Up translation possibilities with SN74LVxTxx: - With 2.5-V V<sub>CC</sub> from 1.8 V to 2.5 V. - With 3.3-V V<sub>CC</sub> from 1.8 V or 2.5 V to 3.3 V. - With 5-V V<sub>CC</sub> From 2.5 V or 3.3 V to 5 V. ### 8.2 Functional Block Diagram #### 8.3 Feature Description This part is a single supply buffer that is capable up or down translation. The output will equal $V_{CC}$ while the input can vary from 1.2 V to 5.5 V. ### Up Translation Mode: - 1.2 V to 1.8 V at 1.8-V V<sub>CC</sub> - 1.5 V to 2.5 V at 2.5-V V<sub>CC</sub> - 1.8 V to 3.3 V at 3.3-V V<sub>CC</sub> - 3.3 V to 5.0 V at 5.0-V V<sub>CC</sub> #### **Down Translation Mode:** - 3.3 V to 1.8 V at 1.8-V V<sub>CC</sub> - 3.3 V to 2.5 V at 2.5-V V<sub>CC</sub> - 5.0 V to 3.3 V at 3.3-V V<sub>CC</sub> #### 8.4 Device Functional Modes This device performs the function of a buffer where input logic level equals the output logic level, while providing buffering and drive to the output. The SN74LV4T125 device will also translate voltages up or down while performing this function. 表 8-1. Function Table (Each Buffer) | INPUT | OUTPUT (2) | | |-------|------------|---| | ŌĒ | Α | Y | | L | Н | Н | | L | L | L | | Н | Х | Z | 表 8-2. Supply $V_{CC} = 3.3 \text{ V}$ | INPI<br>(Lower Le | OUTPUT<br>(V <sub>CC</sub> CMOS) | | | | | |-----------------------|----------------------------------|--|--|--|--| | A | A B | | | | | | V <sub>IH</sub> (min) | V <sub>OH</sub> (min) = 2.9 V | | | | | | V <sub>IL</sub> (max | V <sub>IL</sub> (max) = 0.8 V | | | | | - (1) H = High Voltage Level, L = Low Voltage Level, X = Do not Care, Z = High Impedance - (2) H = Driving High, L = Driving Low, Z = High Impedance State ### 9 Applications and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围,TI 不担保其准确性和完整性。TI 的客 户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ### 9.1 Application Information Based upon the lower-threshold circuit design of the LVxT family, the LVxT family also supports level translation. For level translation up and down, the LVxT family requires only a single power supply. # Standard Logic Mode 1.8V, 3.3V ### 9.2 Typical Application 图 9-1. Switching Thresholds for 1.8 V to 3.3 V Translation #### 9.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. The input threshold levels are lowered to allow for up translation. At 5 V the device has equivalent TTL input levels. #### 9.2.2 Detailed Design Procedure - 1. Recommended input conditions: - Rise time and fall time specifications. See ( △ t/ △ V) in Recommended Operating Conditions table. - Specified high and low levels. See (V<sub>IH</sub> and V<sub>II</sub> ) in *Recommended Operating Conditions* table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Recommend output conditions: - Load currents should not exceed 35 mA per output and 70 mA total for the part. - Outputs should not be pulled above V<sub>CC</sub>. #### 9.2.3 Application Curves ### 10 Power Supply Recommendations The power supply can be any voltage between the Min and Max supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 $\mu$ F is recommended. If there are multiple $V_{CC}$ pins, then 0.01 $\mu$ F or 0.022 $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. ### 11 Layout ### 11.1 Layout Guidelines When using multiple bit logic devices inputs should not ever float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified in 11-1 are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ whichever make more sense or is more convenient. It is generally acceptable to float outputs unless the part is a transceiver. If the transceiver has an output enable pin it will disable the outputs section of the part when asserted. This will not disable the input section of the IOs so they also cannot float when disabled. ### 11.2 Layout Example 图 11-1. Layout Diagram Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ### 12 Device and Documentation Support ### 12.1 Documentation Support #### 12.1.1 Additional Product Selection | DEVICE | PACKAGE | DESCRIPTION | |-------------|---------------|--------------------------------------------------| | SN74LV1T00 | DCK, DBV | 2 - Input Positive - NAND Gate | | SN74LV1T02 | DCK, DBV | 2 - Input Positive - NOR Gate | | SN74LV1T04 | DCK, DBV | Inverter Gate | | SN74LV1T08 | DCK, DBV | 2 - Input Positive - AND Gate | | SN74LV1T34 | DCK, DBV, DRL | Single Buffer Gate | | SN74LV1T14 | DCK, DBV | Single Schmitt - Trigger Inverter Gate | | SN74LV1T32 | DCK, DBV | 2 - Input Positive - OR Gate | | SN74LV1T86 | DCK, DBV | Single 2 - Input Exclusive - Or Gate | | SN74LV1T125 | DCK, DBV, DRL | Single Buffer Gate with 3 - state Output | | SN74LV1T126 | DCK, DBV, DRL | Single Buffer Gate with 3 - state Output | | SN74LV4T125 | RGY, PW | Quadruple Bus Buffer Gate With 3 - State Outputs | #### 12.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 12.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 12.4 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.6 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 22-Mar-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | SN74LV4T125PWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | LV4T125 | Samples | | SN74LV4T125RGYR | ACTIVE | VQFN | RGY | 14 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVT125 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. **Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE OPTION ADDENDUM** www.ti.com 22-Mar-2024 #### OTHER QUALIFIED VERSIONS OF SN74LV4T125: Automotive: SN74LV4T125-Q1 ● Enhanced Product : SN74LV4T125-EP NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects • Enhanced Product - Supports Defense, Aerospace and Medical Applications # **PACKAGE MATERIALS INFORMATION** www.ti.com 16-Mar-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LV4T125PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV4T125PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LV4T125RGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | www.ti.com 16-Mar-2024 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LV4T125PWR | TSSOP | PW | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74LV4T125PWR | TSSOP | PW | 14 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LV4T125RGYR | VQFN | RGY | 14 | 3000 | 360.0 | 360.0 | 36.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. PW (R-PDSO-G14) ### PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司