**SN74AHC1G86-Q1** ZHCS224B - APRIL 2011 - REVISED FEBRUARY 2024 # SN74AHC1G86-Q1汽车类单通道双输入异或门 ## 1 特性 - 符合汽车应用要求 - 具有符合 AEC-Q100 标准的下列特性: - ±4000V 人体放电模型 (HBM) ESD 分类等级 3A - ±1000V 充电器件模型 (CDM) ESD 分级等级 C5 - 工作电压范围为 2V 至 5.5V - 5V 时, t<sub>pd</sub> 最大值为 10ns - 低功耗, I<sub>CC</sub> 最大值为 10 μ A - 5V 时,输出驱动为 ±8mA - 所有输入端均采用施密特触发器,使得电路能够承 受较慢的输入上升和下降时间 ## 2 应用 - 无线耳机 - 电机驱动与控制 - 电视 - 机顶盒 - 音频 ## 3 说明 SN74AHC1G86-Q1 是一款单通道双输入异或门。该器 件执行布尔函数 $Y = A \oplus B$ 或 $Y = \overline{AB} + A\overline{B}$ 。 常用作真/补元件。如果一个输入为低电平,则可在输 出时重新生成真实形态的其他输入。如果一个输入为高 电平,另一个输入的信号则可在输出时重新生成反向信 号。 #### 封装信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | 封装尺寸 <sup>(3)</sup> | |----------------|--------------------|---------------------|---------------------| | SN74AHC1G86-Q1 | DBV ( SOT-23 , 5 ) | 2.90mm × 2.8mm | 2.90mm x 1.60mm | - 有关更多信息,请参阅第11节。 - 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 (2) - 封装尺寸(长×宽)为标称值,不包括引脚。 **EXCLUSIVE OR** 功能方框图 English Data Sheet: SCLS723 ## **Table of Contents** | 1 特性 | 1 | |-------------------------------------------------------------|----------------| | 2 应用 | 1 | | 3 说明 | | | 4 Pin Configuration and Functions | | | 5 Specifications | | | 5.1 Absolute Maximum Ratings | | | 5.2 ESD Ratings | | | 5.3 Recommended Operating Conditions | | | 5.4 Thermal Information | 5 | | 5.5 Electrical Characteristics | 5 | | 5.6 Switching Characteristics, V <sub>CC</sub> = 3.3V ±0.3V | 5 | | 5.7 Switching Characteristics, V <sub>CC</sub> = 5V ±0.5 V | 5 | | 5.8 Operating Characteristics | 6 | | 5.9 Typical Characteristics | | | 6 Parameter Measurement Information | <mark>7</mark> | | 7 Detailed Description | 8 | | 7.1 Overview | 8 | | 7.2 Functional Block Diagram | 8 | | | | | 7.3 Feature Description | 8 | |-----------------------------------------|------------------| | 7.4 Device Functional Modes | | | 8 Application and Implementation | 10 | | 8.1 Application Information | | | 8.2 Typical Application | 1 <mark>0</mark> | | 8.3 Power Supply Recommendations | 11 | | 8.4 Layout | <mark>11</mark> | | 9 Device and Documentation Support | 13 | | 9.1 Community Resources | 13 | | 9.2 接收文档更新通知 | 13 | | 9.3 支持资源 | 13 | | 9.4 Trademarks | | | 9.5 静电放电警告 | 13 | | 9.6 术语表 | 13 | | 10 Revision History | | | 11 Mechanical, Packaging, and Orderable | | | Information | 14 | | | | # **4 Pin Configuration and Functions** 图 4-1. DBV Package 5-Pin SOT-23 Top View 表 4-1. Pin Functions | | PIN | 1/0 | PERCENTION | |-----|-----------------|-----|-----------------| | NO. | NAME | I/O | DESCRIPTION | | 1 | A | I | Input A | | 2 | В | I | Input B | | 3 | GND | _ | Ground | | 4 | Y | 0 | Output Y | | 5 | V <sub>CC</sub> | _ | Positive Supply | ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|-----------------------------------------------------------------------|---------------------------------------|-------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | | - 0.5 | 7 | V | | VI | Input voltage range <sup>(2)</sup> | | - 0.5 | 7 | V | | Vo | Output voltage range applied in the high- or low-state <sup>(2)</sup> | | - 0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | (V <sub>I</sub> < 0V) | | - 20 | V | | I <sub>OK</sub> | Output clamp current | $(V_O < 0V \text{ or } V_O > V_{CC})$ | | ±20 | mA | | Io | Continuous output current | $(V_O = 0V \text{ to } V_{CC})$ | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | TJ | Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature range | | - 65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | V | | V <sub>(ESD)</sub> | | Charged-device model (CDM), per AEC Q100-011 | ±1000 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |-----------------|------------------------------------|------------------------------|------|-----------------|------| | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | V | | | | V <sub>CC</sub> = 2V | 1.5 | | | | V <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 3V | 2.1 | | V | | | | V <sub>CC</sub> = 5.5V | 3.85 | | | | | | V <sub>CC</sub> = 2V | | 0.5 | | | V <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 3V | | 0.9 | V | | | | V <sub>CC</sub> = 5.5V | | 1.65 | | | VI | Input voltage | | 0 | 5.5 | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | High-level output current | V <sub>CC</sub> = 2V | | - 50 | μА | | I <sub>OH</sub> | | V <sub>CC</sub> = 3.3V ±0.3V | | - 4 | mA | | | | V <sub>CC</sub> = 5V ±0.5V | | - 8 | | | | | V <sub>CC</sub> = 2V | | 50 | μА | | I <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 3.3V ±0.3V | | 4 | | | | | V <sub>CC</sub> = 5V ±0.5V | | 8 | mA | | A 4/ A V/ | Input transition rise or fell rate | V <sub>CC</sub> = 3.3V ±0.3V | | 100 | 20// | | ∆ t/ ∆ V | Input transition rise or fall rate | V <sub>CC</sub> = 5V ±0.5V | | 20 | ns/V | | T <sub>A</sub> | Operating free-air temperature | | - 40 | 125 | °C | <sup>(1)</sup> All unused inputs of the device must be held at $V_{CC}$ or GND to ensure proper device operation. Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SCLS723 <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ## **5.4 Thermal Information** | | | SN74AHC1G86-Q1 | | |------------------------|----------------------------------------------|----------------|------| | | THERMAL METRIC <sup>(1)</sup> | DBV (SOT-23) | UNIT | | | | 5 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 278 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 180.5 | °C/W | | R <sub>θ JB</sub> | Junction-to-board thermal resistance | 184.4 | °C/W | | ψ JT | Junction-to-top characterization parameter | 115.4 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 183.4 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 5.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V | T <sub>A</sub> = 25°C | | | MIN | MAY | UNIT | |-----------------|-----------------------------------------|-----------------|-----------------------|-----|------|--------|------|------| | PARAMETER | | V <sub>CC</sub> | MIN | TYP | MAX | IVIIIN | MAX | UNII | | | | 2V | 1.9 | 2 | | 1.9 | | | | | I <sub>OH</sub> = -50 μ A | 3V | 2.9 | 3 | | 2.9 | | | | V <sub>OH</sub> | | 4.5V | 4.4 | 4.5 | | 4.4 | | V | | | I <sub>OH</sub> = -4mA | 3V | 2.58 | | | 2.48 | | | | | I <sub>OH</sub> = -8mA | 4.5V | 3.94 | | | 3.8 | | | | | | 2V | | , | 0.1 | | 0.1 | | | | I <sub>OL</sub> = 50 μ A | 3V | | | 0.1 | | 0.1 | | | V <sub>OL</sub> | | 4.5V | | | 0.1 | | 0.1 | V | | | I <sub>OL</sub> = 4mA | 3V | | | 0.36 | | 0.44 | | | | I <sub>OL</sub> = 8mA | 4.5V | | | 0.36 | | 0.44 | | | I <sub>I</sub> | V <sub>I</sub> = 5.5V or GND | 0V to 5.5V | | | ±0.1 | | ±1 | μА | | Icc | $V_I = V_{CC}$ or GND, $I_O = 0$ A | 5.5V | | | 1 | | 10 | μА | | C <sub>I</sub> | V <sub>I</sub> = V <sub>CC</sub> or GND | 5V | | 4 | 10 | | 10 | pF | # 5.6 Switching Characteristics, $V_{CC} = 3.3V \pm 0.3V$ over recommended operating free-air temperature range, $V_{CC}$ = 3.3V ±0.3V, $T_A$ = $-40^{\circ}$ C to 125°C, see Load Circuit and Voltage Waveforms | PARAMETER | FROM | то | LOAD | T <sub>A</sub> | T <sub>A</sub> = 25°C | | MIN | MAX | UNIT | |------------------|---------|----------|-----------------------|----------------|-----------------------|------|--------|-------|------| | FANAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | MIN | TYP | MAX | IVIIIV | IVIAA | ONII | | t <sub>PLH</sub> | A or B | V | C <sub>1</sub> = 50pF | | 9.5 | 14.5 | 1 | 16.5 | ns | | t <sub>PHL</sub> | | <b>'</b> | O <sub>L</sub> = 30pr | | 9.5 | 14.5 | 1 | 16.5 | 115 | # 5.7 Switching Characteristics, $V_{CC} = 5V \pm 0.5 V$ over recommended operating free-air temperature range, $V_{CC}$ = 5V ±0.5V, $T_A$ = -40°C to 125°C, see Load Circuit and Voltage Waveforms | PARAMETER | FROM | то | LOAD<br>CAPACITANCE | T <sub>A</sub> = 25°C | | MIN | MIN MAX | | | |------------------|---------|----------|-----------------------|-----------------------|-----|-----|----------|------|-----| | PARAMETER | (INPUT) | (OUTPUT) | | MIN | TYP | MAX | WIIN WAX | UNIT | | | t <sub>PLH</sub> | A or B | V | C <sub>1</sub> = 50pF | | 6.3 | 8.8 | 1 | 10 | ns | | t <sub>PHL</sub> | | 1 | CL - 20PF | | 6.3 | 8.8 | 1 | 10 | 115 | 提交文档反馈 5 # **5.8 Operating Characteristics** $V_{CC}$ = 5V, $T_A$ = 25°C | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |----------|-------------------------------|-------------------|-----|------| | $C_{pd}$ | Power dissipation capacitance | No load, f = 1MHz | 18 | pF | # **5.9 Typical Characteristics** ### **6 Parameter Measurement Information** NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_{O} = 50 \Omega$ , $t_{r} \leq$ 3 ns, $t_{f} \leq$ 3 ns. - D. The outputs are measured one at a time, with one input transition per measurement. 图 6-1. Load Circuit and Voltage Waveforms English Data Sheet: SCLS723 ## 7 Detailed Description ### 7.1 Overview The SN74AHC1G86-Q1 is an automotive qualified device that performs the Boolean function $Y = \overline{A}B + A \overline{B}$ in positive logic. This single 2-input exclusive-OR gate is designed for 2V to 5.5V $V_{CC}$ operation. A common application is as a true or complementary element. If one of the inputs is low, the other input is reproduced in true form at the output. If one of the inputs is high, the signal on the other input is reproduced inverted at the output. #### 7.2 Functional Block Diagram These are five equivalent exclusive-OR symbols valid for an SN74AHC1G86-Q1 gate in positive logic; negation may be shown at any two ports. ### 7.3 Feature Description #### 7.3.1 Balanced CMOS Push-Pull Outputs A balanced output allows the device to sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined the in the must be followed at all times. #### 7.3.2 Standard CMOS Inputs Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the . The worst case resistance is calculated with the maximum input voltage, given in the , and the maximum input leakage current, given in the , using ohm's law ( $R = V \div I$ ). Signals applied to the inputs need to have fast edge rates, as defined by $\Delta t/\Delta v$ in to avoid excessive current consumption and oscillations. If a slow or noisy input signal is required, a device with a Schmitt-trigger input should be used to condition the input signal prior to the standard CMOS input. #### 7.3.3 Clamping Diodes The inputs have negative clamping diodes, and the outputs have positive and negative clamping diodes as depicted in $\boxed{8}$ 7-1. 小心 Voltages beyond the values specified in the table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 图 7-1. Electrical Placement of Clamping Diodes for Each Input and Output ## 7.3.4 Over-voltage Tolerant Inputs Input signals to this device can be driven above the supply voltage so long as they remain below the maximum input voltage value specified in the . ## 7.4 Device Functional Modes 表 7-1 lists the functional modes of the SN74AHC1G86-Q1 device. 表 7-1. Function Table | INP | UTS | OUTPUT | | | | | |-----|-----|--------|--|--|--|--| | Α | В | Y | | | | | | L | L | L | | | | | | L | Н | Н | | | | | | Н | L | Н | | | | | | Н | Н | L | | | | | Product Folder Links: SN74AHC1G86-Q1 ## 8 Application and Implementation #### 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ## 8.1 Application Information The SN74AHC1G86-Q1 is a low-drive CMOS device that can be used for a multitude of bus interface type applications where output ringing is a concern. The low drive and slow edge rates will minimize overshoot and undershoot on the outputs. The inputs can accept voltages to 5.5V at any valid $V_{CC}$ making it ideal for down translation. ## 8.2 Typical Application 图 8-1. Typical Application Schematic ### 8.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. #### 8.2.2 Detailed Design Procedure - 1. Recommended Input Conditions - For rise time and fall time specifications, see $\Delta t / \Delta V$ in the table. - For specified High and low levels, see V<sub>IH</sub> and V<sub>IL</sub> in the table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5V at any valid $V_{CC}$ . - 2. Recommended Output Conditions - · Load currents should not exceed 8mA per output. - Outputs should not be pulled above V<sub>CC</sub>. #### 8.2.3 Application Curve 图 8-2. Switching Characteristics Comparison ### 8.3 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the table. Each $V_{CC}$ pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, $0.1\mu F$ is recommended. If there are multiple $V_{CC}$ pins, $0.01\mu F$ or $0.022\mu F$ is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A $0.1\mu F$ and $1\mu F$ are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results. ## 8.4 Layout ### 8.4.1 Layout Guidelines Even low data rate digital signals can have high frequency signal components due to fast edge rates. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self – inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. 11 ## 8.4.2 Layout Example ## 9 Device and Documentation Support ## 9.1 Community Resources ### 9.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*通知* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 9.3 支持资源 TI E2E™中文支持论坛是工程师的重要参考资料,可直接从专家处获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题,获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的使用条款。 #### 9.4 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 9.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 #### 9.6 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 ### 10 Revision History 注:以前版本的页码可能与当前版本的页码不同 | C | Changes from Revision A (May 2019) to Revision B (February 2024) | Page | |---|-----------------------------------------------------------------------------------------------------------------------------|--------| | • | • 更新了整个文档中的表格、图和交叉参考的编号格式 | 1 | | • | • Updated thermal values for DBV package from R $\theta$ JA = 224.1 to 278, R $\theta$ JC(top) = 152.8 to 180.5, R $\theta$ | ) JB = | | | 131.8 to 184.4, $\Psi$ JT = 65.7 to 115.4, $\Psi$ JB = 131.0 to 183.4, R $\theta$ JC(bot) = N/A, all values in °C/W | 5 | | Changes from Revision * (April 2011) to Revision A (May 2019) | Page | |-------------------------------------------------------------------------------------------|------| | • 更改了"特性"部分 | 1 | | • 添加了"应用"部分 | | | • 更改了"说明"部分 | | | Changed Pin Configuration and Functions section | | | Added T <sub>J</sub> spec to Absolute Maximum Ratings table | | | • Changed T <sub>sta</sub> to -65° (min) and 150°C (max) from -40°C (min) and 125°C (max) | | | Added ESD Ratings table | | | Added Thermal Information table | | | Added Typical Characteristics section | 6 | | Added Application and Implementation section | | | Added Power Supply Recommendations section | | | | | Copyright © 2024 Texas Instruments Incorporated 提交文档反馈 13 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: SN74AHC1G86-Q1 English Data Sheet: SCLS723 www.ti.com 7-Feb-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |--------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | SN74AHC1G86QDBVRQ1 | ACTIVE | SOT-23 | DBV | 5 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | ACYU | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74AHC1G86-Q1: # **PACKAGE OPTION ADDENDUM** www.ti.com 7-Feb-2024 • Catalog : SN74AHC1G86 ● Enhanced Product : SN74AHC1G86-EP NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product • Enhanced Product - Supports Defense, Aerospace and Medical Applications # **PACKAGE MATERIALS INFORMATION** www.ti.com 7-Feb-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | _ | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|--------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74AHC1G86QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 179.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | **PACKAGE MATERIALS INFORMATION** www.ti.com 7-Feb-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74AHC1G86QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 200.0 | 183.0 | 25.0 | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司