

#### ZHCS564E - JUNE 2010 - REVISED APRIL 2013

# 具有 42V 最大输入电压、针对军事和坚固耐用应用的 LMZ14202EXT 2A SIMPLE SWITCHER® 电源模块

查询样品: LMZ14202EXT

# 特性

- -55°C 至 125°C 的结温范围 .
- 集成屏蔽式电感器
- 简单印刷电路板 (PCB) 布局布线
- 使用外部软启动和精密使能的灵活启动排序
- 防止涌入电流和诸如输入欠压闭锁 (UVLO) 和输出 短路等故障
- 用于简单装配和制造的单个外露垫和标准引脚分配
- 针对现场可编程门阵列 (FPGA) 和特定用途集成电 • 路 (ASIC) 供电的快速瞬态响应
- 低输出电压纹波
- 引脚到引脚兼容系列: •
  - LMZ14203EXT/2EXT/1EXT (42V 最大值 3A, 2A, 1A)
  - LMZ14203/2/1(42V最大值3A,2A,1A)
  - LMZ12003/2/1(20V 最大值 3A, 2A, 1A)
- 针对 Webench® 电源设计工具完全启用 ٠

## 应用范围

- 从 12V 和 24V 输入电源轨的负载点转换
- 时间关键项目
- 空间受限/高热量要求应用
- 负输出电压应用(请见 AN-2027 SNVA425)





Top View

**Bottom View** 

图 1. 易于使用的 7 引脚封装 PFM7引脚封装 10.16 x 13.77 x 4.57mm (0.4 x 0.542 x 0.18 英寸)  $\theta_{JA} = 20^{\circ}C/W, \quad \theta_{JC} = 1.9^{\circ}C/W$ 与无铅 (RoHS) 认证标准兼容

# 说明

LMZ14202EXT SIMPLE SWITCHER® 电源模块是一 款易于使用的降压直流至直流 (DC-DC) 解决方案,此 解决方案能够以出色的功率转换效率、线路和负载调节 和输出精度驱动高达 2A 的负载。 LMZ14202EXT 采 用创新型封装,此封装可提高热性能并可实现手工或机 器焊接。

LMZ14202EXT 可接受 6V 到 42V 之间的输入电压 轨,提供低至 0.8V 的可调且高精确度输出电压。 LMZ14202EXT 只需 3 个外部电阻器和 4 个外部电容 器即可完成电源解决方案。 LMZ14202EXT 是一款具 有以下保护特性的可靠且稳定耐用的设计: 热关断、输 入欠压闭锁、输出过压保护、短路保护、输出电流限制 并允许启动至一个预偏置输出。一个单个电阻器将开 关频率调节至 1MHz。

#### 电气规范

- 12W 最大总输出功率 •
- 高达 2A 输出电流
- 输入电压范围 6V 至 42V ٠
- 输出电压范围为 0.8V 至 6V •
- 效率高达 90%

### 性能优势

- 低辐射/高辐射抗扰度
- 通过振动标准 MIL-STD-883 方法 2007.2 条件 A JESD22-B103B 条件 1
- 通过摔落标准 MIL-STD-883 方法 2002.3 条件 B JESD22-B110 条件 B

ÆÀ

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



### **System Performance**





ZHCS564E - JUNE 2010 - REVISED APRIL 2013

### **Simplified Application Schematic**



# **Connection Diagram**



Figure 2. Top View 7-Lead PFM

### **PIN DESCRIPTIONS**

| Pin | Name | Description                                                                                                                                                                                                                                                |
|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VIN  | Supply input — Nominal operating range is 6V to 42V. A small amount of internal capacitance is contained within the package assembly. Additional external input capacitance is required between this pin and exposed pad.                                  |
| 2   | RON  | On Time Resistor — An external resistor from $V_{IN}$ to this pin sets the on-time of the application. Typical values range from 25k to 124k ohms.                                                                                                         |
| 3   | EN   | Enable — Input to the precision enable comparator. Rising threshold is 1.18V nominal; 90 mV hysteresis nominal. Maximum recommended input level is 6.5V.                                                                                                   |
| 4   | GND  | Ground — Reference point for all stated voltages. Must be externally connected to EP.                                                                                                                                                                      |
| 5   | SS   | Soft-Start — An internal 8 µA current source charges an external capacitor to produce the soft-start function. This node is discharged at 200 µA during disable, over-current, thermal shutdown and internal UVLO conditions.                              |
| 6   | FB   | Feedback — Internally connected to the regulation, over-voltage, and short-circuit comparators. The regulation reference point is 0.8V at this input pin. Connected the feedback resistor divider between the output and ground to set the output voltage. |
| 7   | VOUT | Output Voltage — Output from the internal inductor. Connect the output capacitor between this pin and exposed pad.                                                                                                                                         |
| EP  | EP   | Exposed Pad — Internally connected to pin 4. Used to dissipate heat from the package during operation. Must be electrically connected to pin 4 external to the package.                                                                                    |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

NSTRUMENTS

EXAS

# Absolute Maximum Ratings<sup>(1)</sup>

| VIN, RON to GND                                                                        | -0.3V to 43.5V |
|----------------------------------------------------------------------------------------|----------------|
| EN, FB, SS to GND                                                                      | -0.3V to 7V    |
| Junction Temperature                                                                   | 150°C          |
| Storage Temperature Range                                                              | -65°C to 150°C |
| ESD Susceptibility <sup>(2)</sup>                                                      | ± 2 kV         |
| Peak Reflow Case Temperature<br>(30 sec)                                               | 245°C          |
| For soldering specifications, refer to the following document: www.ti.com/lit/snoa549c |                |

Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is intended to be functional. For ensured specifications and test conditions, see the Electrical Characteristics.
The human body model is a 100pF capacitor discharged through a 1.5 kΩ resistor into each pin. Test method is per JESD-22-114.

# Operating Ratings<sup>(1)</sup>

| V <sub>IN</sub>                | 6V to 42V      |
|--------------------------------|----------------|
| EN                             | 0V to 6.5V     |
| Operation Junction Temperature | −55°C to 125°C |

(1) Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is intended to be functional. For ensured specifications and test conditions, see the Electrical Characteristics.



#### **Electrical Characteristics**

Limits in standard type are for  $T_J = 25^{\circ}$ C only; limits in boldface type apply over the junction temperature ( $T_J$ ) range of -55°C to +125°C. Minimum and Maximum limits are ensured through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}$ C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply:  $V_{IN} = 24V$ , Vout = 3.3V

| Symbol                            | Parameter                                  | Min<br>(1)                                                                 | Тур<br>(2) | Max<br>(1) | Units |                  |
|-----------------------------------|--------------------------------------------|----------------------------------------------------------------------------|------------|------------|-------|------------------|
| SYSTEM PARAM                      | <b>METERS</b>                              | ·                                                                          |            | 4          |       |                  |
| Enable Control                    | 3)                                         |                                                                            |            |            |       |                  |
| V <sub>EN</sub>                   | EN threshold trip point                    | V <sub>EN</sub> rising                                                     | 1.10       | 1.18       | 1.26  | V                |
| V <sub>EN-HYS</sub>               | EN threshold hysteresis                    | V <sub>EN</sub> falling                                                    |            | 90         |       | mV               |
| Soft-Start                        |                                            |                                                                            |            |            |       |                  |
| I <sub>SS</sub>                   | SS source current                          | $V_{SS} = 0V$                                                              | 4.9        | 8          | 11    | μA               |
| I <sub>SS-DIS</sub>               | SS discharge current                       |                                                                            |            | -200       |       | μA               |
| Current Limit                     |                                            |                                                                            |            |            |       |                  |
| I <sub>CL</sub>                   | Current limit threshold                    | d.c. average                                                               | 2.3        | 2.6        | 3.65  | А                |
| ON/OFF Timer                      |                                            |                                                                            |            |            |       |                  |
| t <sub>ON-MIN</sub>               | ON timer minimum pulse width               |                                                                            |            | 150        |       | ns               |
| t <sub>OFF</sub>                  | OFF timer pulse width                      |                                                                            |            | 260        |       | ns               |
| Regulation and                    | Over-Voltage Comparator                    |                                                                            |            |            |       |                  |
| V <sub>FB</sub>                   | In-regulation feedback voltage             | $V_{SS} >+ 0.8V$<br>$T_J = -55^{\circ}C$ to 125°C<br>$I_O = 2A$            | 0.775      | 0.795      | 0.815 | V                |
|                                   |                                            | V <sub>SS</sub> >+ 0.8V<br>T <sub>J</sub> = 25°C<br>I <sub>O</sub> = 10 mA | 0.786      | 0.802      | 0.818 | V                |
| V <sub>FB-OV</sub>                | Feedback over-voltage protection threshold |                                                                            |            | 0.92       |       | V                |
| I <sub>FB</sub>                   | Feedback input bias current                |                                                                            |            | 5          |       | nA               |
| Ι <sub>Q</sub>                    | Non Switching Input Current                | V <sub>FB</sub> = 0.86V                                                    |            | 1          |       | mA               |
| I <sub>SD</sub>                   | Shut Down Quiescent Current                | V <sub>EN</sub> = 0V                                                       |            | 25         |       | μA               |
| Thermal Charac                    | teristics                                  |                                                                            |            |            |       |                  |
| T <sub>SD</sub>                   | Thermal Shutdown                           | Rising                                                                     |            | 165        |       | °C               |
| T <sub>SD-HYST</sub>              | Thermal shutdown hysteresis                | Falling                                                                    |            | 15         |       | °C               |
| θ <sub>JA</sub>                   | Junction to Ambient <sup>(4)</sup>         | 4 layer JEDEC Printed Circuit Board,<br>100 vias, No air flow              |            | 19.3       |       | °C/W             |
|                                   |                                            | 2 layer JEDEC Printed Circuit Board, No air flow                           |            | 21.5       |       | °C/W             |
| θ <sub>JC</sub>                   | Junction to Case                           | No air flow                                                                |            | 1.9        |       | °C/W             |
| PERFORMANCE                       | PARAMETERS                                 |                                                                            |            |            |       |                  |
| ΔV <sub>O</sub>                   | Output Voltage Ripple                      |                                                                            |            | 8          |       | mV <sub>PP</sub> |
| $\Delta V_O / \Delta V_{IN}$      | Line Regulation                            | $V_{IN} = 12V$ to 42V, $I_O = 2A$                                          |            | .01        |       | %                |
| ΔV <sub>O</sub> /I <sub>OUT</sub> | Load Regulation                            | V <sub>IN</sub> = 24V                                                      |            | 1.5        |       | mV/A             |
| η                                 | Efficiency                                 | $V_{IN} = 24V V_{O} = 3.3V I_{O} = 1A$                                     |            | 86         |       | %                |
| η                                 | Efficiency                                 | $V_{IN} = 24V V_{O} = 3.3V I_{O} = 2A$                                     |            | 85         |       | %                |

(1) Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are ensured through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Average Outgoing Quality Level (AOQL).

(2) Typical numbers are at 25°C and represent the most likely parametric norm.

(3) EN 55022:2006, +A1:2007, FCC Part 15 Subpart B: 2007. See AN-2024 SNVA422 and layout for information on device under test.
(4) 0<sub>1A</sub> measured on a 1.705" x 3.0" four layer board, with one ounce copper, thirty five 12 mil thermal vias, no air flow, and 1W power

dissipation. Refer to PCB layout diagrams

# LMZ14202EXT

ZHCS564E - JUNE 2010-REVISED APRIL 2013

TEXAS INSTRUMENTS

www.ti.com.cn

# **Typical Performance Characteristics**

Unless otherwise specified, the following conditions apply:  $V_{IN} = 24V$ ; Cin = 10uF X7R Ceramic; C<sub>0</sub> = 100uF X7R Ceramic; Tambient = 25 C for efficiency curves and waveforms.







ZHCS564E -JUNE 2010-REVISED APRIL 2013

## **Typical Performance Characteristics (continued)**

Unless otherwise specified, the following conditions apply:  $V_{IN} = 24V$ ; Cin = 10uF X7R Ceramic; C<sub>0</sub> = 100uF X7R Ceramic; Tambient = 25 C for efficiency curves and waveforms.





## ZHCS564E-JUNE 2010-REVISED APRIL 2013



www.ti.com.cn



2

Figure 19.

# **Typical Performance Characteristics (continued)**

Unless otherwise specified, the following conditions apply: V<sub>IN</sub> = 24V; Cin = 10uF X7R Ceramic; C<sub>O</sub> = 100uF X7R Ceramic;



# LMZ14202EXT

2

2

2

ZHCS564E -JUNE 2010-REVISED APRIL 2013

#### www.ti.com.cn

## **Typical Performance Characteristics (continued)**

Unless otherwise specified, the following conditions apply:  $V_{IN} = 24V$ ; Cin = 10uF X7R Ceramic; C<sub>0</sub> = 100uF X7R Ceramic; Tambient = 25 C for efficiency curves and waveforms.



ZHCS564E – JUNE 2010 – REVISED APRIL 2013



www.ti.com.cn



Unless otherwise specified, the following conditions apply:  $V_{IN} = 24V$ ; Cin = 10uF X7R Ceramic; C<sub>0</sub> = 100uF X7R Ceramic; Tambient = 25 C for efficiency curves and waveforms.



Figure 31.



#### Figure 28.







# LMZ14202EXT

ZHCS564E -JUNE 2010-REVISED APRIL 2013

#### www.ti.com.cn

# **Typical Performance Characteristics (continued)**

Unless otherwise specified, the following conditions apply:  $V_{IN} = 24V$ ; Cin = 10uF X7R Ceramic; C<sub>0</sub> = 100uF X7R Ceramic; Tambient = 25 C for efficiency curves and waveforms.





TEXAS INSTRUMENTS

ZHCS564E - JUNE 2010 - REVISED APRIL 2013

www.ti.com.cn

# **APPLICATION BLOCK DIAGRAM**



# **COT Control Circuit Overview**

Constant On Time control is based on a comparator and an on-time one shot, with the output voltage feedback compared with an internal 0.8V reference. If the feedback voltage is below the reference, the main MOSFET is turned on for a fixed on-time determined by a programming resistor  $R_{ON}$ .  $R_{ON}$  is connected to  $V_{IN}$  such that on-time is reduced with increasing input supply voltage. Following this on-time, the main MOSFET remains off for a minimum of 260 ns. If the voltage on the feedback pin falls below the reference level again the on-time cycle is repeated. Regulation is achieved in this manner.

# Design Steps for the LMZ14202EXT Application

The LMZ14202EXT is fully supported by Webench® and offers the following: Component selection, electrical and thermal simulations as well as the build-it board for a reduction in design time. The following list of steps can be used to manually design the LMZ14202EXT application.

- Select minimum operating V<sub>IN</sub> with enable divider resistors
- Program V<sub>O</sub> with divider resistor selection
- Program turn-on time with soft-start capacitor selection
- Select C<sub>O</sub>
- Select C<sub>IN</sub>
- Set operating frequency with RON
- Determine module dissipation
- Layout PCB for required thermal performance

## ENABLE DIVIDER, $R_{\text{ENT}}$ AND $R_{\text{ENB}}$ SELECTION

The enable input provides a precise 1.18V band-gap rising threshold to allow direct logic drive or connection to a voltage divider from a higher enable voltage such as  $V_{IN}$ . The enable input also incorporates 90 mV (typ) of hysteresis resulting in a falling threshold of 1.09V. The maximum recommended voltage into the EN pin is 6.5V. For applications where the midpoint of the enable divider exceeds 6.5V, a small zener can be added to limit this voltage.

The function of this resistive divider is to allow the designer to choose an input voltage below which the circuit will be disabled. This implements the feature of programmable under voltage lockout. This is often used in battery powered systems to prevent deep discharge of the system battery. It is also useful in system designs for sequencing of output rails or to prevent early turn-on of the supply as the main input voltage rail rises at power-up. Applying the enable divider to the main input rail is often done in the case of higher input voltage systems such as 24V AC/DC systems where a lower boundary of operation should be established. In the case of sequencing supplies, the divider is connected to a rail that becomes active earlier in the power-up cycle than the LMZ14202EXT output rail. The two resistors should be chosen based on the following ratio:

 $R_{ENT} / R_{ENB} = (V_{IN UVLO} / 1.18V) - 1$ 



The LMZ14202EXT demonstration and evaluation boards use 11.8k $\Omega$  for R<sub>ENB</sub> and 68.1k $\Omega$  for R<sub>ENT</sub> resulting in a rising UVLO of 8V. This divider presents 6.25V to the EN input when the divider input is raised to 42V.

### OUTPUT VOLTAGE SELECTION

Output voltage is determined by a divider of two resistors connected between  $V_0$  and ground. The midpoint of the divider is connected to the FB input. The voltage at FB is compared to a 0.8V internal reference. In normal operation an on-time cycle is initiated when the voltage on the FB pin falls below 0.8V. The main MOSFET on-time cycle causes the output voltage to rise and the voltage at the FB to exceed 0.8V. As long as the voltage at FB is above 0.8V, on-time cycles will not occur.

The regulated output voltage determined by the external divider resistors RFBT and RFBB is:

 $V_{O} = 0.8V * (1 + R_{FBT} / R_{FBB})$ 

(2)

(3)

Rearranging terms; the ratio of the feedback resistors for a desired output voltage is:

$$R_{FBT} / R_{FBB} = (V_O / 0.8V) - 1$$

These resistors should be chosen from values in the range of 1.0 k $\Omega$  to 10.0 k $\Omega$ .

For  $V_0 = 0.8V$  the FB pin can be connected to the output directly so long as an output preload resistor remains that draws more than 20uA. Converter operation requires this minimum load to create a small inductor ripple current and maintain proper regulation when no load is present.

A feed-forward capacitor is placed in parallel with R<sub>FBT</sub> to improve load step transient response. Its value is usually determined experimentally by load stepping between DCM and CCM conduction modes and adjusting for best transient response and minimum output ripple.

A table of values for  $R_{FBT}$ ,  $R_{FBB}$ ,  $C_{FF}$  and  $R_{ON}$  is included in the applications schematic.

### SOFT-START CAPACITOR SELECTION

Programmable soft-start permits the regulator to slowly ramp to its steady state operating point after being enabled, thereby reducing current inrush from the input supply and slowing the output voltage rise-time to prevent overshoot.

Upon turn-on, after all UVLO conditions have been passed, an internal 8uA current source begins charging the external soft-start capacitor. The soft-start time duration to reach steady state operation is given by the formula:

$$t_{SS} = V_{REF} * C_{SS} / Iss = 0.8V * C_{SS} / 8uA$$

This equation can be rearranged as follows:

 $C_{SS} = t_{SS} * 8 \mu A / 0.8V$ 

Use of a 0.022µF capacitor results in 2.2msec soft-start duration which is recommended as a minimum value.

As the soft-start input exceeds 0.8V the output of the power stage will be in regulation. The soft-start capacitor continues charging until it reaches approximately 3.8V on the SS pin. Voltage levels between 0.8V and 3.8V have no effect on other circuit operation. Note that the following conditions will reset the soft-start capacitor by discharging the SS input to ground with an internal 200  $\mu$ A current sink.

- The enable input being "pulled low"
- Thermal shutdown condition
- Over-current fault
- Internal Vcc UVLO (Approx 4V input to V<sub>IN</sub>)

## **Co SELECTION**

None of the required C<sub>O</sub> output capacitance is contained within the module. At a minimum, the output capacitor must meet the worst case minimum ripple current rating of 0.5 \* I<sub>LR P-P</sub>, as calculated in Equation 14 below. Beyond that, additional capacitance will reduce output ripple so long as the ESR is low enough to permit it. A minimum value of 10  $\mu$ F is generally required. Experimentation will be required if attempting to operate with a minimum value. Ceramic capacitors or other low ESR types are recommended. See AN-2024 SNVA422 for more detail.

The following equation provides a good first pass approximation of C<sub>O</sub> for load transient requirements:

```
C_{O} \ge I_{STEP} * V_{FB} * L^* V_{IN} / (4^* V_{O} * (V_{IN} - V_{O}) * V_{OUT-TRAN})
```

ZHCS564E -JUNE 2010-REVISED APRIL 2013

Solving:  $C_0 \ge 2A*0.8V*10\mu H*24V / (4*3.3V*(24V - 3.3V)*33mV)$ 

≥ 43µF

The LMZ14202EXT demonstration and evaluation boards are populated with a 100 uF 6.3V X5R output capacitor. Locations for extra output capacitors are provided. See AN-2024 SNVA422 for locations.

# **CIN SELECTION**

The LMZ14202EXT module contains an internal 0.47 µF input ceramic capacitor. Additional input capacitance is required external to the module to handle the input ripple current of the application. This input capacitance should be located in very close proximity to the module. Input capacitor selection is generally directed to satisfy the input ripple current requirements rather than by capacitance value. Worst case input ripple current rating is dictated by the equation:

 $I(C_{IN(RMS)}) \cong 1 / 2 * I_0 * \sqrt{(D / 1-D)}$ 

where

D ≊ V<sub>O</sub> / V<sub>IN</sub>

(As a point of reference, the worst case ripple current will occur when the module is presented with full load current and when  $V_{IN} = 2 * V_{O}$ ).

Recommended minimum input capacitance is 10uF X7R ceramic with a voltage rating at least 25% higher than the maximum applied input voltage for the application. It is also recommended that attention be paid to the voltage and temperature deratings of the capacitor selected. It should be noted that ripple current rating of ceramic capacitors may be missing from the capacitor data sheet and you may have to contact the capacitor manufacturer for this rating.

If the system design requires a certain minimum value of input ripple voltage  $\Delta V_{IN}$  be maintained then the following equation may be used.

 $C_{IN} \ge I_O * D * (1-D) / f_{SW-CCM} * \Delta V_{IN}$ 

If  $\Delta V_{IN}$  is 1% of  $V_{IN}$  for a 24V input to 3.3V output application this equals 240 mV and  $f_{SW}$  = 400 kHz.

C<sub>IN</sub>≥ 2A \* 3.3V/24V \* (1- 3.3V/24V) / (400000 \* 0.240 V) ≥ 2.5µF

Additional bulk capacitance with higher ESR may be required to damp any resonant effects of the input capacitance and parasitic inductance of the incoming supply lines.

# **RON RESISTOR SELECTION**

Many designs will begin with a desired switching frequency in mind. For that purpose the following equation can be used.

 $f_{SW(CCM)} \cong V_0 / (1.3 * 10^{-10} * R_{ON})$ 

This can be rearranged as

 $R_{ON} \cong V_O / (1.3 * 10^{-10} * f_{SW(CCM)})$ 

The selection of RON and f<sub>SW(CCM)</sub> must be confined by limitations in the on-time and off-time for the COT control section.

The on-time of the LMZ14202EXT timer is determined by the resistor R<sub>ON</sub> and the input voltage V<sub>IN</sub>. It is calculated as follows:

 $t_{ON} = (1.3 * 10^{-10} * R_{ON}) / V_{IN}$ (9)

The inverse relationship of t<sub>ON</sub> and V<sub>IN</sub> gives a nearly constant switching frequency as V<sub>IN</sub> is varied. R<sub>ON</sub> should be selected such that the on-time at maximum V<sub>IN</sub> is greater than 150 ns. The on-timer has a limiter to ensure a minimum of 150 ns for t<sub>ON</sub>. This limits the maximum operating frequency, which is governed by the following equation:

 $f_{SW(MAX)} = V_O / (V_{IN(MAX)} * 150 \text{ nsec})$ 

This equation can be used to select R<sub>ON</sub> if a certain operating frequency is desired so long as the minimum ontime of 150 ns is observed. The limit for R<sub>ON</sub> can be calculated as follows:

 $R_{ON} \ge V_{IN(MAX)} * 150 \text{ nsec} / (1.3 * 10^{-10})$ 



(10)

(11)

(8)

(7)

(5)

(6)



(12)

If R<sub>ON</sub> calculated in Equation 8 is less than the minimum value determined in Equation 11 a lower frequency should be selected. Alternatively, VIN(MAX) can also be limited in order to keep the frequency unchanged.

Additionally note, the minimum off-time of 260 ns limits the maximum duty ratio. Larger RON (lower FSW) should be selected in any application requiring large duty ratio.

### **Discontinuous Conduction and Continuous Conduction Modes**

At light load the regulator will operate in discontinuous conduction mode (DCM). With load currents above the critical conduction point, it will operate in continuous conduction mode (CCM). When operating in DCM the switching cycle begins at zero amps inductor current; increases up to a peak value, and then recedes back to zero before the end of the off-time. Note that during the period of time that inductor current is zero, all load current is supplied by the output capacitor. The next on-time period starts when the voltage on the at the FB pin falls below the internal reference. The switching frequency is lower in DCM and varies more with load current as compared to CCM. Conversion efficiency in DCM is maintained since conduction and switching losses are reduced with the smaller load and lower switching frequency. Operating frequency in DCM can be calculated as follows:

 $f_{SW(DCM)} \cong V_O^*(V_{IN}-1)^*10\mu H^*1.18^*10^{20*}I_O/(V_{IN}-V_O)^*R_{ON}^2$ 

In CCM, current flows through the inductor through the entire switching cycle and never falls to zero during the off-time. The switching frequency remains relatively constant with load current and line voltage variations. The CCM operating frequency can be calculated using Equation 7 above.

Following is a comparison pair of waveforms of the showing both CCM (upper) and DCM operating modes.



 $V_{IN} = 24V, V_{O} = 3.3V, I_{O} = 2A/0.32A 2 \mu sec/div$ 

Figure 35. CCM and DCM Operating Modes

The approximate formula for determining the DCM/CCM boundary is as follows:

 $I_{DCB} \cong V_{O}^{*}(V_{IN} - V_{O})/(2^{*}10 \ \mu H^{*}f_{SW(CCM)}^{*}V_{IN})$ 

Following is a typical waveform showing the boundary condition.

(13)

Figure 36. Transition Mode Operation  $V_{IN} = 24V, V_{O} = 3.3V, I_{O} = 0.35A 2 \ \mu sec/div$ 

The inductor internal to the module is 10 µH. This value was chosen as a good balance between low and high input voltage applications. The main parameter affected by the inductor is the amplitude of the inductor ripple current ( $I_{LR}$ ).  $I_{LR}$  can be calculated with:

# LMZ14202EXT

ZHCS564E -JUNE 2010-REVISED APRIL 2013



where

- V<sub>IN</sub> is the maximum input voltage
- f<sub>SW</sub> is determined from Equation 7

If the output current  $I_{\Omega}$  is determined by assuming that  $I_{\Omega} = I_{I}$ , the higher and lower peak of  $I_{IR}$  can be determined. Be aware that the lower peak of I<sub>LR</sub> must be positive if CCM operation is required.

### POWER DISSIPATION AND BOARD THERMAL REQUIREMENTS

For the design case of  $V_{IN} = 24V$ ,  $V_O = 3.3V$ ,  $I_O = 2A$ ,  $T_{AMB(MAX)} = 85^{\circ}C$ , and  $T_{JUNCTION} = 125^{\circ}C$ , the device must see a thermal resistance from case to ambient of:

$$\theta_{CA} < (T_{J-MAX} - T_{AMB(MAX)}) / P_{IC-LOSS} - \theta_{JC}$$

Given the typical thermal resistance from junction to case to be 1.9 °C/W. Use the 85°C power dissipation curves in the Typical Performance Characteristics section to estimate the P<sub>IC-LOSS</sub> for the application being designed. In this application it is 1.5W.

 $\theta_{CA} = (125 - 85) / 1.5W - 1.9) = 24.8$ 

To reach  $\theta_{CA}$  = 24.8, the PCB is required to dissipate heat effectively. With no airflow and no external heat, a good estimate of the required board area covered by 1 oz. copper on both the top and bottom metal layers is:

Board Area  $\text{cm}^2 = 500^{\circ}\text{C x cm}^2/\text{W} / \theta_{\text{IC}}$ 

As a result, approximately 20.2 square cm of 1 oz copper on top and bottom layers is required for the PCB design. The PCB copper heat sink must be connected to the exposed pad. Approximately thirty six, 10mils (254 µm) thermal vias spaced 59mils (1.5 mm) apart must connect the top copper to the bottom copper. For an example of a high thermal performance PCB layout, refer to the Evaluation Board application note AN-2024 **SNVA422**.

## PC BOARD LAYOUT GUIDELINES

PC board layout is an important part of DC-DC converter design. Poor board layout can disrupt the performance of a DC-DC converter and surrounding circuitry by contributing to EMI, ground bounce and resistive voltage drop in the traces. These can send erroneous signals to the DC-DC converter resulting in poor regulation or instability. Good layout can be implemented by following a few simple design rules.



1. Minimize area of switched current loops.

From an EMI reduction standpoint, it is imperative to minimize the high di/dt paths during PC board layout. The high current loops that do not overlap have high di/dt content that will cause observable high frequency noise on the output pin if the input capacitor (Cin1) is placed at a distance away from the LMZ14202EXT. Therefore place CIN1 as close as possible to the LMZ14202EXT VIN and GND exposed pad. This will minimize the high di/dt area and reduce radiated EMI. Additionally, grounding for both the input and output capacitor should consist of a localized top side plane that connects to the GND exposed pad (EP).

### 2. Have a single point ground.

The ground connections for the feedback, soft-start, and enable components should be routed to the GND pin of the device. This prevents any switched or load currents from flowing in the analog ground traces. If not properly handled, poor grounding can result in degraded load regulation or erratic output voltage ripple behavior. Provide the single point ground connection from pin 4 to EP.





(15)

(16)

(14)



ZHCS564E -JUNE 2010-REVISED APRIL 2013

#### www.ti.com.cn

#### 3. Minimize trace length to the FB pin.

Both feedback resistors,  $R_{FBT}$  and  $R_{FBB}$ , and the feed forward capacitor  $C_{FF}$ , should be located close to the FB pin. Since the FB node is high impedance, maintain the copper area as small as possible. The trace are from  $R_{FBT}$ ,  $R_{FBB}$ , and  $C_{FF}$  should be routed away from the body of the LMZ14202EXT to minimize noise.

#### 4. Make input and output bus connections as wide as possible.

This reduces any voltage drops on the input or output of the converter and maximizes efficiency. To optimize voltage accuracy at the load, ensure that a separate feedback voltage sense trace is made to the load. Doing so will correct for voltage drops and provide optimum output accuracy.

#### 5. Provide adequate device heat-sinking.

Use an array of heat-sinking vias to connect the exposed pad to the ground plane on the bottom PCB layer. If the PCB has a plurality of copper layers, these thermal vias can also be employed to make connection to inner layer heat-spreading ground planes. For best results use a 6 x 6 via array with minimum via diameter of 10mils (254  $\mu$ m) thermal vias spaced 59mils (1.5 mm). Ensure enough copper area is used for heat-sinking to keep the junction temperature below 125°C.

### **Additional Features**

#### OUTPUT OVER-VOLTAGE COMPARATOR

The voltage at FB is compared to a 0.92V internal reference. If FB rises above 0.92V the on-time is immediately terminated. This condition is known as over-voltage protection (OVP). It can occur if the input voltage is increased very suddenly or if the output load is decreased very suddenly. Once OVP is activated, the top MOSFET on-times will be inhibited until the condition clears. Additionally, the synchronous MOSFET will remain on until inductor current falls to zero.

#### CURRENT LIMIT

Current limit detection is carried out during the off-time by monitoring the current in the synchronous MOSFET. Referring to the Functional Block Diagram, when the top MOSFET is turned off, the inductor current flows through the load, the PGND pin and the internal synchronous MOSFET. If this current exceeds 2.6 A (typical) the current limit comparator disables the start of the next on-time period. The next switching cycle will occur only if the FB input is less than 0.8V and the inductor current has decreased below 2.6 A. Inductor current is monitored during the period of time the synchronous MOSFET is conducting. So long as inductor current exceeds 2.6A, further on-time intervals for the top MOSFET will not occur. Switching frequency is lower during current limit due to the longer off-time. It should also be noted that current limit is dependent on both duty cycle and temperature as illustrated in the graphs in the typical performance section.

### THERMAL PROTECTION

The junction temperature of the LMZ14202EXT should not be allowed to exceed its maximum ratings. Thermal protection is implemented by an internal Thermal Shutdown circuit which activates at 165 °C (typ) causing the device to enter a low power standby state. In this state the main MOSFET remains off causing V<sub>O</sub> to fall, and additionally the CSS capacitor is discharged to ground. Thermal protection helps prevent catastrophic failures for accidental device overheating. When the junction temperature falls back below 145 °C (typ Hyst = 20 °C) the SS pin is released, V<sub>O</sub> rises smoothly, and normal operation resumes.

Applications requiring maximum output current especially those at high input voltage may require application derating at elevated temperatures.

### ZERO COIL CURRENT DETECTION

The current of the lower (synchronous) MOSFET is monitored by a zero coil current detection circuit which inhibits the synchronous MOSFET when its current reaches zero until the next on-time. This circuit enables the DCM operating mode, which improves efficiency at light loads.



## PRE-BIASED STARTUP

The LMZ14202EXT will properly start up into a pre-biased output. This startup situation is common in multiple rail logic applications where current paths may exist between different power rails during the startup sequence. The following scope capture shows proper behavior during this event.







# LMZ14202EXT

www.ti.com.cn

ZHCS564E -JUNE 2010-REVISED APRIL 2013

# **Evaluation Board Schematic Diagram**



| Ref Des          | Description           | Case Size | Manufacturer      | Manufacturer P/N  |
|------------------|-----------------------|-----------|-------------------|-------------------|
| U1               | SIMPLE SWITCHER ®     | PFM-7     | Texas Instruments | LMZ14202EXTTZ-ADJ |
| C <sub>in1</sub> | 1 μF, 50V, X7R        | 1206      | Taiyo Yuden       | UMK316B7105KL-T   |
| C <sub>in2</sub> | 10 µF, 50V, X7R       | 1210      | Taiyo Yuden       | UMK325BJ106MM-T   |
| C <sub>O1</sub>  | 1 µF, 50V, X7R        | 1206      | Taiyo Yuden       | UMK316B7105KL-T   |
| C <sub>O2</sub>  | 100 µF, 6.3V, X7R     | 1210      | Taiyo Yuden       | JMK325BJ107MM-T   |
| R <sub>FBT</sub> | 3.32 kΩ               | 0603      | Vishay Dale       | CRCW06033K32FKEA  |
| R <sub>FBB</sub> | 1.07 kΩ               | 0603      | Vishay Dale       | CRCW06031K07FKEA  |
| R <sub>ON</sub>  | 61.9 kΩ               | 0603      | Vishay Dale       | CRCW060361k9FKEA  |
| R <sub>ENT</sub> | 68.1 kΩ               | 0603      | Vishay Dale       | CRCW060368k1FKEA  |
| R <sub>ENB</sub> | 11.8 kΩ               | 0603      | Vishay Dale       | CRCW060311k8FKEA  |
| C <sub>FF</sub>  | 22 nF, ±10%, X7R, 16V | 0603      | TDK               | C1608X7R1H223K    |
| C <sub>SS</sub>  | 22 nF, ±10%, X7R, 16V | 0603      | TDK               | C1608X7R1H223K    |

### ZHCS564E – JUNE 2010 – REVISED APRIL 2013



Figure 38. Top and Bottom View of Board



20



www.ti.com.cn



ZHCS564E -JUNE 2010-REVISED APRIL 2013

| Cł | nanges from Revision D (April 2013) to Revision E  | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 20   |



23-Aug-2020

# PACKAGING INFORMATION

| Orderable Device    | Status | Package Type | Package | Pins | Package | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking  | Samples |
|---------------------|--------|--------------|---------|------|---------|--------------|---------------|---------------------|--------------|-----------------|---------|
|                     | (1)    |              | Drawing |      | Qty     | (2)          | Ball material | (3)                 |              | (4/5)           |         |
|                     |        |              |         |      |         |              | (6)           |                     |              |                 |         |
| LMZ14202EXTTZ/NOPB  | ACTIVE | TO-PMOD      | NDW     | 7    | 250     | RoHS & Green | SN            | Level-3-245C-168 HR | -55 to 125   | LMZ14202<br>EXT | Samples |
| LMZ14202EXTTZE/NOPB | ACTIVE | TO-PMOD      | NDW     | 7    | 45      | RoHS & Green | SN            | Level-3-245C-168 HR | -55 to 125   | LMZ14202<br>EXT | Samples |
| LMZ14202EXTTZX/NOPB | ACTIVE | TO-PMOD      | NDW     | 7    | 500     | RoHS & Green | SN            | Level-3-245C-168 HR | -55 to 125   | LMZ14202<br>EXT | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# PACKAGE OPTION ADDENDUM

23-Aug-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| 'All dimensions are nominal |                 |                    |      |     |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMZ14202EXTTZ/NOPB          | TO-<br>PMOD     | NDW                | 7    | 250 | 330.0                    | 24.4                     | 10.6       | 14.22      | 5.0        | 16.0       | 24.0      | Q2               |
| LMZ14202EXTTZX/NOPB         | TO-<br>PMOD     | NDW                | 7    | 500 | 330.0                    | 24.4                     | 10.6       | 14.22      | 5.0        | 16.0       | 24.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

11-May-2024



\*All dimensions are nominal

| Device              | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|---------------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| LMZ14202EXTTZ/NOPB  | TO-PMOD      | NDW             | 7    | 250 | 356.0       | 356.0      | 45.0        |
| LMZ14202EXTTZX/NOPB | TO-PMOD      | NDW             | 7    | 500 | 356.0       | 356.0      | 45.0        |

# TEXAS INSTRUMENTS

www.ti.com

11-May-2024

# TUBE



# - B - Alignment groove width

\*All dimensions are nominal

| Device              | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LMZ14202EXTTZE/NOPB | NDW          | TO-PMOD      | 7    | 45  | 502    | 17     | 6700   | 8.4    |

# **MECHANICAL DATA**

# NDW0007A





### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司