



🕳 Order

Now







LM25574-Q1

#### ZHCSH82-DECEMBER 2017

# LM25574-Q1 42V、0.5A 降压开关稳压器

## 1 特性

- 符合汽车应用标准
- 具有符合 AEC-Q100 标准的下列结果:
  - 器件温度 1 级: -40℃ 至 +125℃ 的环境运行温 度范围
- 集成 42V、750mΩ N 沟道 MOSFET
- 6V 至 42V 的超宽输入电压范围
- 低至 1.225V 的可调节输出电压
- 1.5% 反馈基准精度
- 可使用单个电阻器在 50kHz 至 1MHz 之间调节工 作频率
- 主或从模式的频率同步
- 可调节软启动
- 仿真的电流模式控制架构
- 宽带宽误差放大器
- 内置保护
- TSSOP-16 封装
- 使用 LM25574-Q1 并借助 WEBENCH<sup>®</sup> 电源设计 器创建定制设计

## 2 应用

• 工业

## 3 说明

LM25574-Q1 是一款易于使用的降压开关稳压器,可 使设计工程师使用最少的组件设计并优化可靠的电源。 LM25574-Q1 的工作输入电压范围为 6V 至 42V,具 有一个集成的 750mΩ N 通道 MOSFET,可提供 0.5A 的连续输出电流。该稳压器采用仿真电流模式架构,可 提供固有的线路稳定度、出色的负载瞬态响应以及简化 的环路补偿特性,且无电流模式稳压器中常见的低占空 比限制。工作频率可在 50kHz 至 1MHz 范围内进行调 节,从而实现尺寸和效率优化。为降低

EMI, LM(2)557x 系列的多款 IC 可通过频率同步引脚 实现自同步或同步到外部时钟。LM25574-Q1 具有逐 周期电流限制、短路保护、热关断以及远程关断特性, 从而可确保稳定性。此器件采用 TSSOP-16 封装。

器件信息<sup>(1)</sup>

| 尺寸(标称值)     |  |  |  |  |  |
|-------------|--|--|--|--|--|
| mm x 4.40mm |  |  |  |  |  |
| 1           |  |  |  |  |  |

(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。



## 简化应用电路原理图



TEXAS INSTRUMENTS www.ti.com.cn

# 目录

| 1 | 特性   |                                    |
|---|------|------------------------------------|
| 2 | 应用   | 1                                  |
| 3 | 说明   | 1                                  |
| 4 | 修订   | 历史记录                               |
| 5 | Pin  | Configuration and Functions 3      |
| 6 | Spe  | cifications                        |
|   | 6.1  | Absolute Maximum Ratings 5         |
|   | 6.2  | ESD Ratings 5                      |
|   | 6.3  | Recommended Operating Conditions 5 |
|   | 6.4  | Thermal Information 5              |
|   | 6.5  | Electrical Characteristics 5       |
|   | 6.6  | Typical Characteristics 7          |
| 7 | Deta | ailed Description 10               |
|   | 7.1  | Overview 10                        |
|   | 7.2  | Functional Block Diagram 10        |
|   | 7.3  | Feature Description 10             |

|    | 7.4  | Device Functional Modes 11    |
|----|------|-------------------------------|
| 8  | Appl | ication and Implementation 17 |
|    | 8.1  | Application Information 17    |
|    | 8.2  | Typical Application 23        |
| 9  | Layo | ut 24                         |
|    | 9.1  | Layout Guidelines 24          |
|    | 9.2  | Layout Example 25             |
| 10 | 器件   | 和文档支持 27                      |
|    | 10.1 | 器件支持 27                       |
|    | 10.2 | 接收文档更新通知 27                   |
|    | 10.3 | 社区资源                          |
|    | 10.4 | 商标                            |
|    | 10.5 | 静电放电警告 27                     |
|    | 10.6 | Glossary 27                   |
| 11 | 机械   | 、封装和可订购信息 28                  |
|    |      |                               |

# 4 修订历史记录

| 日期          | 修订版本 | 说明    |
|-------------|------|-------|
| 2017 年 12 月 | *    | 初始发行版 |



# 5 Pin Configuration and Functions



### **Pin Functions**

| PIN |      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. | NAME | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 1   | VCC  | Output of the bias regulator $V_{CC}$ tracks $V_{IN}$ up to 9 V. Beyond 9 V, $V_{CC}$ is regulated to 7 Volts. A 0.1 uF to 1 uF ceramic decoupling capacitor is required. An external voltage (7.5 V – 14 V) can be applied to this pin to reduce internal power dissipation.                                                                                                                                                                                                                     |  |  |
| 2   | SD   | Shutdown or UVLO input<br>If the SD pin voltage is below 0.7 V the regulator will be in a low power state. If the SD pin voltage is between<br>0.7 V and 1.225 V the regulator will be in standby mode. If the SD pin voltage is above 1.225 V the regulator<br>will be operational. An external voltage divider can be used to set a line undervoltage shutdown threshold. If<br>the SD pin is left open circuit, a 5 $\mu$ A pull-up current source configures the regulator fully operational. |  |  |
| 3   | VIN  | Input supply voltage<br>Nominal operating range: 6 V to 42 V                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 4   | SYNC | Oscillator synchronization input or output<br>The internal oscillator can be synchronized to an external clock with an external pull-down device. Multiple<br>LM25574-Q1 devices can be synchronized together by connection of their SYNC pins.                                                                                                                                                                                                                                                   |  |  |
| 5   | COMP | Output of the internal error amplifier<br>The loop compensation network should be connected between this pin and the FB pin.                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 6   | FB   | Feedback signal from the regulated output<br>This pin is connected to the inverting input of the internal error amplifier. The regulation threshold is 1.225 V.                                                                                                                                                                                                                                                                                                                                   |  |  |
| 7   | RT   | Internal oscillator frequency set input<br>The internal oscillator is set with a single resistor, connected between this pin and the AGND pin.                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 8   | RAMP | Ramp control signal<br>An external capacitor connected between this pin and the AGND pin sets the ramp slope used for current<br>mode control. Recommended capacitor range 50 pF to 2000 pF.                                                                                                                                                                                                                                                                                                      |  |  |
| 9   | AGND | Analog ground<br>Internal reference for the regulator control functions                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 10  | SS   | Soft-start<br>An external capacitor and an internal 10 $\mu$ A current source set the time constant for the rise of the error amp<br>reference. The SS pin is held low during standby, V <sub>CC</sub> UVLO and thermal shutdown.                                                                                                                                                                                                                                                                 |  |  |
| 11  | OUT  | Output voltage connection<br>Connect directly to the regulated output voltage.                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 12  | PGND | Power ground<br>Low side reference for the PRE switch and the IS sense resistor.                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 13  | IS   | Current sense<br>Current measurement connection for the re-circulating diode. An internal sense resistor and a sample/hold<br>circuit sense the diode current near the conclusion of the off-time. This current measurement provides the DC<br>level of the emulated current ramp.                                                                                                                                                                                                                |  |  |
| 14  | SW   | Switching node<br>The source terminal of the internal buck switch. The SW pin should be connected to the external Schottky<br>diode and to the buck inductor.                                                                                                                                                                                                                                                                                                                                     |  |  |

LM25574-Q1 ZHCSH82 – DECEMBER 2017

www.ti.com.cn

Texas Instruments

## Pin Functions (continued)

| PIN |      | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NO. | NAME | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 15  | PRE  | Pre-charge assist for the bootstrap capacitor<br>This open drain output can be connected to SW pin to aid charging the bootstrap capacitor during very light<br>load conditions or in applications where the output may be pre-charged before the LM25574-Q1 is enabled.<br>An internal pre-charge MOSFET is turned on for 250 ns each cycle just prior to the on-time interval of the<br>buck switch. |  |  |  |
| 16  | BST  | Boost input for bootstrap capacitor<br>An external capacitor is required between the BST and the SW pins. A 0.022 $\mu F$ ceramic capacitor is recommended. The capacitor is charged from V <sub>CC</sub> via an internal diode during the off-time of the buck switch.                                                                                                                                |  |  |  |



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)(2)</sup>

|                                       | MIN     | MAX  | UNIT |
|---------------------------------------|---------|------|------|
| V <sub>IN</sub> to GND                |         | 45   | V    |
| BST to GND                            |         | 60   | V    |
| PRE to GND                            |         | 45   | V    |
| SW to GND (Steady State)              |         | -1.5 | V    |
| BST to V <sub>CC</sub>                |         | 45   | V    |
| SD, V <sub>CC</sub> to GND            |         | 14   | V    |
| BST to SW                             |         | 14   | V    |
| OUT to GND                            | Limited | VIN  | V    |
| SYNC, SS, FB, RAMP to GND             |         | 7    | V    |
| Storage temperature, T <sub>stg</sub> | -65     | 150  | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

## 6.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2    | kV   |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                               | MIN | MAX | UNIT |
|-----------------------------------------------|-----|-----|------|
| V <sub>IN</sub>                               | 6   | 42  | V    |
| T <sub>J</sub> Operation junction temperature | -40 | 125 | °C   |

### 6.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>             | PW (TSSOP) | UNIT |
|-----------------------|-------------------------------------------|------------|------|
|                       |                                           | 16 PINS    |      |
| $R_{	ext{	heta}JA}$   | Junction-to-ambient thermal resistance    | 90         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 30         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Electrical Characteristics

at T<sub>J</sub> = 25°C, and V<sub>IN</sub> = 24 V, R<sub>T</sub> = 32.4 k $\Omega$  (unless otherwise noted).<sup>(1)</sup>

|                     | PARAMETER                         | TEST CONDITIONS                                  | MIN  | TYP  | MAX  | UNIT |
|---------------------|-----------------------------------|--------------------------------------------------|------|------|------|------|
| STARTUP             | REGULATOR                         |                                                  |      |      |      |      |
| V <sub>CC</sub> Reg | V <sub>CC</sub> Regulator Output  | $T_{J} = -40^{\circ}C \text{ to } +125^{\circ}C$ | 6.85 | 7.15 | 7.45 | V    |
|                     | V <sub>CC</sub> LDO Mode turn-off |                                                  |      | 9    |      | V    |
|                     | V <sub>CC</sub> Current Limit     | $V_{CC} = 0 V$                                   |      | 25   |      | mA   |
| VCC SUPP            | ንLY                               |                                                  | ł    |      |      |      |

(1) Min and Max limits are 100% production tested at 25°C. Limits over the operating temperature range are assured through correlation using Statistical Quality Control (SQC) methods. Limits are used to calculate Texas Instruments' Average Outgoing Quality Level (AOQL).

TEXAS INSTRUMENTS

www.ti.com.cn

# **Electrical Characteristics (continued)**

| at $T_1 = 25^{\circ}C_1$ | and V 24 | $V R_{-} = 32.4$ | kO (unless   | otherwise | noted) $^{(1)}$ |
|--------------------------|----------|------------------|--------------|-----------|-----------------|
| $a_{1} - 200$            |          | $v_1 = 02.7$     | K12 (UIIIC33 | 001001000 | noteu).         |

| PARAMETER                               | TEST C                                                           | ONDITIONS                                        | MIN  |       |      | UNIT |
|-----------------------------------------|------------------------------------------------------------------|--------------------------------------------------|------|-------|------|------|
| V <sub>CC</sub> UVLO Threshold          | (V <sub>CC</sub> increasing)                                     | $T_J = -40^{\circ}C \text{ to } +125^{\circ}C$   | 5.03 | 5.35  | 5.67 | V    |
| V <sub>CC</sub> Undervoltage Hysteresis |                                                                  |                                                  |      | 0.35  |      | V    |
| Bias Current (lin)                      | FB = 1.3 V                                                       | $T_J = -40^{\circ}C$ to $+125^{\circ}C$          |      | 3.7   | 4.5  | mA   |
| Shutdown Current (lin)                  | SD = 0 V                                                         | $T_J = -40^{\circ}C$ to $+125^{\circ}C$          |      | 48    | 70   | μA   |
| SHUTDOWN THRESHOLDS                     |                                                                  |                                                  |      |       |      |      |
| Shutdown Threshold                      | (SD Increasing)                                                  | $T_J = -40^{\circ}C$ to $+125^{\circ}C$          | 0.47 | 0.7   | 0.9  | V    |
| Shutdown Hysteresis                     |                                                                  |                                                  |      | 0.1   |      | V    |
| Standby Threshold                       | (Standby Increasing)                                             | $T_J = -40^{\circ}C$ to $+125^{\circ}C$          | 1.17 | 1.225 | 1.28 | V    |
| Standby Hysteresis                      |                                                                  |                                                  |      | 0.1   |      | V    |
| SD Pull-up Current Source               |                                                                  |                                                  |      | 5     |      | μA   |
| SWITCH CHARACTERSICS                    |                                                                  |                                                  |      |       |      |      |
| Buck Switch Rds(on)                     | $T_J = -40^{\circ}C$ to $+125^{\circ}C$                          |                                                  |      | 750   | 1500 | mΩ   |
| BOOST UVLO                              |                                                                  |                                                  |      | 4     |      | V    |
| BOOST UVLO Hysteresis                   |                                                                  |                                                  |      | 0.56  |      | V    |
| Pre-charge Switch Rds(on)               |                                                                  |                                                  |      | 70    |      | Ω    |
| Pre-charge Switch on-time               |                                                                  |                                                  |      | 250   |      | ns   |
| CURRENT LIMIT                           |                                                                  |                                                  |      |       |      |      |
| Cycle by Cycle Current Limit            | RAMP = 0 V                                                       | $T_{J} = -40^{\circ}C \text{ to } +125^{\circ}C$ | 0.6  | 0.7   | 0.8  | А    |
| Cycle by Cycle Current Limit<br>Delay   | RAMP = 2.5 V                                                     |                                                  |      | 75    |      | ns   |
| SOFT-START                              |                                                                  |                                                  |      |       |      |      |
| SS Current Source                       | $T_{\rm J} = -40^{\circ}$ C to +125°C                            |                                                  | 7    | 10    | 14   | μA   |
| OSCILLATOR                              |                                                                  |                                                  |      |       |      |      |
| Frequency 1                             | $T_J = -40^{\circ}C$ to $+125^{\circ}C$                          |                                                  | 180  | 200   | 220  | kHz  |
| Frequency 2                             | R <sub>T</sub> = 11 kΩ                                           | $T_J = -40^{\circ}C$ to $+125^{\circ}C$          | 425  | 485   | 545  | kHz  |
| SYNC Source Impedance                   |                                                                  |                                                  |      | 11    |      | kΩ   |
| SYNC Sink Impedance                     |                                                                  |                                                  |      | 110   |      | Ω    |
| SYNC Threshold (falling)                |                                                                  |                                                  |      | 1.3   |      | V    |
| SYNC Frequency                          | R <sub>T</sub> = 11 kΩ                                           | $T_{J} = -40^{\circ}C \text{ to } +125^{\circ}C$ | 550  |       |      | kHz  |
| SYNC Pulse Width Minimum                | $T_{\rm J} = -40^{\circ}{\rm C} \text{ to } +125^{\circ}{\rm C}$ | + -                                              | 15   |       |      | ns   |
| RAMP GENERATOR                          |                                                                  |                                                  | 1    |       |      |      |
| Ramp Current 1                          | V <sub>IN</sub> = 36 V,<br>V <sub>OUT</sub> = 10 V               | $T_J = -40^{\circ}C$ to $+125^{\circ}C$          | 272  | 310   | 368  | μA   |
| Ramp Current 2                          | V <sub>IN</sub> = 10 V,<br>V <sub>OUT</sub> = 10 V               | $T_J = -40^{\circ}C$ to $+125^{\circ}C$          | 36   | 50    | 64   | μA   |
| PWM COMPARATOR                          | · · · ·                                                          | ,                                                |      |       | ŀ    |      |
| Forced Off-time                         | $T_{J} = -40^{\circ}C \text{ to } +125^{\circ}C$                 |                                                  | 416  | 500   | 575  | ns   |
| Min On-time                             |                                                                  |                                                  |      | 80    |      | ns   |
| COMP to PWM Comparator<br>Offset        |                                                                  |                                                  |      | 0.7   |      | V    |



## **Electrical Characteristics (continued)**

at  $T_J$  = 25°C, and  $V_{IN}$  = 24 V,  $R_T$  = 32.4 k $\Omega$  (unless otherwise noted).<sup>(1)</sup>

|                    | PARAMETER                   | TEST                                  | CONDITIONS                                     | MIN   | TYP   | MAX                                        | UNIT |  |  |  |  |
|--------------------|-----------------------------|---------------------------------------|------------------------------------------------|-------|-------|--------------------------------------------|------|--|--|--|--|
| ERROR A            | ERROR AMPLIFIER             |                                       |                                                |       |       |                                            |      |  |  |  |  |
|                    | Feedback Voltage            | Vfb = COMP                            | $T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ | 1.207 | 1.225 | 1.243                                      | V    |  |  |  |  |
|                    | FB Bias Current             |                                       |                                                |       | 17    |                                            | nA   |  |  |  |  |
|                    | DC Gain                     |                                       |                                                |       | 70    |                                            | dB   |  |  |  |  |
|                    | COMP Sink / Source Current  | $T_{\rm J} = -40^{\circ}$ C to +125°C | 3                                              |       |       | mA                                         |      |  |  |  |  |
|                    | Unity Gain Bandwidth        |                                       |                                                |       | 3     |                                            | MHz  |  |  |  |  |
| DIODE SE           | NSE RESISTANCE              |                                       |                                                |       |       |                                            |      |  |  |  |  |
| D <sub>SENSE</sub> |                             |                                       |                                                |       | 250   |                                            | mΩ   |  |  |  |  |
| THERMAL            | . SHUTDOWN                  |                                       |                                                |       |       |                                            |      |  |  |  |  |
| Ted                | Thermal Shutdown Threshold  |                                       |                                                |       | 165   |                                            | °C   |  |  |  |  |
| Tsd                | Thermal Shutdown Hysteresis |                                       |                                                |       | 25    | 1.225 1.243<br>17<br>70<br>3<br>250<br>165 | °C   |  |  |  |  |

## 6.6 Typical Characteristics



## **Typical Characteristics (continued)**





## **Typical Characteristics (continued)**





## 7 Detailed Description

## 7.1 Overview

The LM25574-Q1 switching regulator features all of the functions necessary to implement an efficient high voltage buck regulator using a minimum of external components. This easy to use regulator integrates a 42-V N-Channel buck switch with an output current capability of 0.5 Amps. The regulator control method is based on current mode control utilizing an emulated current ramp. Peak current mode control provides inherent line voltage feed-forward, cycle-by-cycle current limiting, and ease of loop compensation. The use of an emulated control ramp reduces noise sensitivity of the pulse-width modulation circuit, allowing reliable processing of very small duty cycles necessary in high input voltage applications. The operating frequency is user programmable from 50 kHz to 1 MHz. An oscillator synchronization pin allows multiple LM25574-Q1 regulators to self synchronize or be synchronized to an external clock. The output voltage can be set as low as 1.225 V. Fault protection features include, current limiting, thermal shutdown and remote shutdown capability. The device is available in the TSSOP-16 package.

The functional block diagram and typical application of the LM25574-Q1 are shown in *Functional Block Diagram*. The LM25574-Q1 can be applied in numerous applications to efficiently step-down a high, unregulated input voltage. The device is well suited for telecom, industrial and automotive power bus voltage ranges.



## 7.2 Functional Block Diagram

## 7.3 Feature Description

## 7.3.1 High Voltage Start-Up Regulator

The LM25574-Q1 contains a dual-mode internal high voltage startup regulator that provides the V<sub>CC</sub> bias supply for the PWM controller and boot-strap MOSFET gate driver. The input pin (VIN) can be connected directly to the input voltage, as high as 42 Volts. For input voltages below 9 V, a low dropout switch connects V<sub>CC</sub> directly to V<sub>IN</sub>. In this supply range, V<sub>CC</sub> is approximately equal to V<sub>IN</sub>. For V<sub>IN</sub> voltage greater than 9 V, the low dropout switch is disabled and the V<sub>CC</sub> regulator is enabled to maintain V<sub>CC</sub> at approximately 7 V. The wide operating range of 6 V to 42 V is achieved through the use of this dual mode regulator.

Copyright © 2017, Texas Instruments Incorporated



## Feature Description (continued)

The output of the V<sub>CC</sub> regulator is current limited to 25 mA. Upon power up, the regulator sources current into the capacitor connected to the VCC pin. When the voltage at the VCC pin exceeds the V<sub>CC</sub> UVLO threshold of 5.35 V and the SD pin is greater than 1.225 V, the output switch is enabled and a soft-start sequence begins. The output switch remains enabled until V<sub>CC</sub> falls below 5 V or the SD pin falls below 1.125 V.

An auxiliary supply voltage can be applied to the V<sub>CC</sub> pin to reduce the IC power dissipation. If the auxiliary voltage is greater than 7.3 V, the internal regulator will essentially shut off, reducing the IC power dissipation. The V<sub>CC</sub> regulator series pass transistor includes a diode between V<sub>CC</sub> and V<sub>IN</sub> that should not be forward biased in normal operation. Therefore the auxiliary V<sub>CC</sub> voltage should never exceed the V<sub>IN</sub> voltage.

In high voltage applications extra care should be taken to ensure the VIN pin does not exceed the absolute maximum voltage rating of 45 V. During line or load transients, voltage ringing on the  $V_{\rm IN}$  line that exceeds the Absolute Maximum Ratings can damage the IC. Both careful PC board layout and the use of quality bypass capacitors located close to the VIN and GND pins are essential.



Figure 8.  $V_{IN}$  and  $V_{CC}$  Sequencing

## 7.4 Device Functional Modes

## 7.4.1 Shutdown and Stand-by Mode

The LM25574-Q1 contains a dual level Shutdown (SD) circuit. When the SD pin voltage is below 0.7 V, the regulator is in a low current shutdown mode. When the SD pin voltage is greater than 0.7 V but less than 1.225 V, the regulator is in standby mode. In standby mode the  $V_{CC}$  regulator is active but the output switch is disabled. When the SD pin voltage exceeds 1.225 V, the output switch is enabled and normal operation begins. An internal 5  $\mu$ A pull-up current source configures the regulator to be fully operational if the SD pin is left open.

An external set-point voltage divider from VIN to GND can be used to set the operational input range of the regulator. The divider must be designed such that the voltage at the SD pin will be greater than 1.225 V when  $V_{IN}$  is in the desired operating range. The internal 5  $\mu$ A pull-up current source must be included in calculations of the external set-point divider. Hysteresis of 0.1 V is included for both the shutdown and standby thresholds. The SD pin is internally clamped with a 1 k $\Omega$  resistor and an 8 V zener clamp. The voltage at the SD pin should never exceed 14 V. If the voltage at the SD pin exceeds 8 V, the bias current will increase at a rate of 1 mA/V.

The SD pin can also be used to implement various remote enable and disable functions. Pulling the SD pin below the 0.7 V threshold totally disables the controller. If the SD pin voltage is above 1.225 V the regulator will be operational.

#### 7.4.2 Oscillator and Sync Capability

The LM25574-Q1 oscillator frequency is set by a single external resistor connected between the RT pin and the AGND pin. The  $R_T$  resistor should be located very close to the device and connected directly to the pins of the IC (RT and AGND).To set a desired oscillator frequency (F), the necessary value for the  $R_T$  resistor can be calculated Equation 1:

Copyright © 2017, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com.cn

## **Device Functional Modes (continued)**

$$R_{\rm T} = \frac{\frac{1}{\rm F} - 580 \times 10^{-9}}{135 \times 10^{-12}}$$

The SYNC pin can be used to synchronize the internal oscillator to an external clock. The external clock must be of higher frequency than the free-running frequency set by the  $R_T$  resistor. A clock circuit with an open drain output is the recommended interface from the external clock to the SYNC pin. The clock pulse duration should be greater than 15 ns.



Copyright © 2017, Texas Instruments Incorporated

Figure 9. Sync from External Clock



Copyright © 2017, Texas Instruments Incorporated

Figure 10. Sync from Multiple Devices

Multiple LM25574-Q1 devices can be synchronized together simply by connecting the SYNC pins together. In this configuration all of the devices will be synchronized to the highest frequency device. The diagram in Figure 11 illustrates the SYNC input/output features of the LM25574-Q1. The internal oscillator circuit drives the SYNC pin with a strong pull-down and weak pull-up inverter. When the SYNC pin is pulled low either by the internal oscillator or an external clock, the ramp cycle of the oscillator is terminated and a new oscillator cycle begins. Thus, if the SYNC pins of several LM25574-Q1 IC's are connected together, the IC with the highest internal clock frequency will pull the connected SYNC pins low first and terminate the oscillator ramp cycles of the other IC's. The LM25574-Q1 with the highest programmed clock frequency will serve as the master and control the switching frequency of the all the devices with lower oscillator frequency.

(1)



## **Device Functional Modes (continued)**



#### Figure 11. Simplified Oscillator Block Diagram and SYNC I/O Circuit

#### 7.4.3 Error Amplifier and PWM Comparator

The internal high gain error amplifier generates an error signal proportional to the difference between the regulated output voltage and an internal precision reference (1.225 V). The output of the error amplifier is connected to the COMP pin allowing the user to provide loop compensation components, generally a type II network, as illustrated in *Functional Block Diagram*. This network creates a pole at DC, a zero and a noise reducing high frequency pole. The PWM comparator compares the emulated current sense signal from the RAMP generator to the error amplifier output voltage at the COMP pin.

#### 7.4.4 Ramp Generator

The ramp signal used in the pulse width modulator for current mode control is typically derived directly from the buck switch current. This switch current corresponds to the positive slope portion of the output inductor current. Using this signal for the PWM ramp simplifies the control loop transfer function to a single pole response and provides inherent input voltage feed-forward compensation. The disadvantage of using the buck switch current signal for PWM control is the large leading edge spike due to circuit parasitics that must be filtered or blanked. Also, the current measurement may introduce significant propagation delays. The filtering, blanking time and propagation delay limit the minimum achievable pulsewidth. In applications where the input voltage may be relatively large in comparison to the output voltage, controlling small pulsewidths and duty cycles is necessary for regulation. The LM25574-Q1 utilizes a unique ramp generator, which does not actually measure the buck switch current but rather reconstructs the signal. Reconstructing or emulating the inductor current provides a ramp signal to the PWM comparator that is free of leading edge spikes and measurement or filtering delays. The current reconstruction is comprised of two elements; a sample and hold DC level and an emulated current ramp.

STRUMENTS

## **Device Functional Modes (continued)**



Figure 12. Composition of Current Sense Signal

The sample and hold DC level illustrated in Figure 12 is derived from a measurement of the re-circulating Schottky diode anode current. The re-circulating diode anode should be connected to the IS pin. The diode current flows through an internal current sense resistor between the IS and PGND pins. The voltage level across the sense resistor is sampled and held just prior to the onset of the next conduction interval of the buck switch. The diode current sensing and sample and hold provide the DC level of the reconstructed current signal. The positive slope inductor current ramp is emulated by an external capacitor connected from the RAMP pin to AGND and an internal voltage controlled current source. The ramp current source that emulates the inductor current is a function of the Vin and Vout voltages per *Equation 2*:

$$I_{RAMP} = (10 \ \mu \times (V_{IN} - V_{OUT})) + 50 \ \mu A$$

(2)

Proper selection of the RAMP capacitor depends upon the selected value of the output inductor. The value of  $C_{RAMP}$  can be selected from:  $C_{RAMP} = L \times 5 \times 10^{-6}$ , where L is the value of the output inductor in Henrys. With this value, the scale factor of the emulated current ramp will be approximately equal to the scale factor of the DC level sample and hold (2.0 V / A). The  $C_{RAMP}$  capacitor should be located very close to the device and connected directly to the pins of the IC (RAMP and AGND).

For duty cycles greater than 50%, peak current mode control circuits are subject to sub-harmonic oscillation. Sub-harmonic oscillation is normally characterized by observing alternating wide and narrow pulses at the switch node. Adding a fixed slope voltage ramp (slope compensation) to the current sense signal prevents this oscillation. The 50  $\mu$ A of offset current provided from the emulated current source adds some fixed slope to the ramp signal. In some high output voltage, high duty cycle applications, additional slope may be required. In these applications, a pull-up resistor may be added between the V<sub>CC</sub> and RAMP pins to increase the ramp slope compensation.

For  $V_{OUT} > 7.5$  V:

Calculate optimal slope current,  $I_{OS} = V_{OUT} \times 10 \mu A/V$ .

For example, at  $V_{OUT}$  = 10 V,  $I_{OS}$  = 100  $\mu$ A.

Install a resistor from the RAMP pin to  $V_{CC}$ :

 $R_{RAMP} = V_{CC} / (I_{OS} - 50 \ \mu A)$ 



## **Device Functional Modes (continued)**



Figure 13.  $R_{RAMP}$  to  $V_{CC}$  for  $V_{OUT} > 7.5 V$ 

#### 7.4.5 Maximum Duty Cycle and Input Drop-out Voltage

There is a forced off-time of 500 ns implemented each cycle to guarantee sufficient time for the diode current to be sampled. This forced off-time limits the maximum duty cycle of the buck switch. The maximum duty cycle will vary with the operating frequency.

(3)

Where Fs is the oscillator frequency. Limiting the maximum duty cycle will raise the input dropout voltage. The input dropout voltage is the lowest input voltage required to maintain regulation of the output voltage. An approximation of the input dropout voltage is:

$$Vin_{MIN} = \frac{Vout + V_D}{1 - Fs \times 500 \text{ ns}}$$

(4)

Where  $V_D$  is the voltage drop across the re-circulatory diode. Operating at high switching frequency raises the minimum input voltage necessary to maintain regulation.

#### 7.4.6 Current Limit

The LM25574-Q1 contains a unique current monitoring scheme for control and over-current protection. When set correctly, the emulated current sense signal provides a signal which is proportional to the buck switch current with a scale factor of 2.0 V / A. The emulated ramp signal is applied to the current limit comparator. If the emulated ramp signal exceeds 1.4 V (0.7 A) the present current cycle is terminated (cycle-by-cycle current limiting). In applications with small output inductance and high input voltage the switch current may overshoot due to the propagation delay of the current limit comparator. If an overshoot should occur, the diode current sampling circuit will detect the excess inductor current during the off-time of the buck switch. If the sample and hold DC level exceeds the 1.4 V current limit threshold, the buck switch will be disabled and skip pulses until the diode current sampling circuit detects the inductor current has decayed below the current limit threshold. This approach prevents current runaway conditions due to propagation delays or inductor saturation since the inductor current is forced to decay following any current overshoot.

## 7.4.7 Soft-Start

The soft-start feature allows the regulator to gradually reach the initial steady state operating point, thus reducing start-up stresses and surges. The internal soft-start current source, set to 10  $\mu$ A, gradually increases the voltage of an external soft-start capacitor connected to the SS pin. The soft-start capacitor voltage is connected to the reference input of the error amplifier. Various sequencing and tracking schemes can be implemented using external circuits that limit or clamp the voltage level of the SS pin.

In the event a fault is detected (over-temperature,  $V_{CC}$  UVLO, SD) the soft-start capacitor will be discharged. When the fault condition is no longer present a new soft-start sequence will commence.

#### 7.4.8 Boost Pin

The LM25574-Q1 integrates an N-Channel buck switch and associated floating high voltage level shift / gate driver. This gate driver circuit works in conjunction with an internal diode and an external bootstrap capacitor. A 0.022  $\mu$ F ceramic capacitor, connected with short traces between the BST pin and SW pin, is recommended. During the off-time of the buck switch, the SW pin voltage is approximately –0.5 V and the bootstrap capacitor is charged from V<sub>CC</sub> through the internal bootstrap diode. When operating with a high PWM duty cycle, the buck switch will be forced off each cycle for 500 ns to ensure that the bootstrap capacitor is recharged.



### **Device Functional Modes (continued)**

Under very light load conditions or when the output voltage is pre-charged, the SW voltage will not remain low during the off-time of the buck switch. If the inductor current falls to zero and the SW pin rises, the bootstrap capacitor will not receive sufficient voltage to operate the buck switch gate driver. For these applications, the PRE pin can be connected to the SW pin to pre-charge the bootstrap capacitor. The internal pre-charge MOSFET and diode connected between the PRE pin and PGND turns on each cycle for 250 ns just prior to the onset of a new switching cycle. If the SW pin is at a normal negative voltage level (continuous conduction mode), then no current will flow through the pre-charge MOSFET/diode.

### 7.4.9 Thermal Protection

Internal Thermal Shutdown circuitry is provided to protect the integrated circuit in the event the maximum junction temperature is exceeded. When activated, typically at 165°C, the controller is forced into a low power reset state, disabling the output driver and the bias regulator. This feature is provided to prevent catastrophic failures from accidental device overheating.



## 8 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

### 8.1.1 External Components

The procedure for calculating the external components is illustrated with the following design example. The Bill of Materials for this design is listed in Table 1. The circuit shown in *Functional Block Diagram* is configured for the following specifications:

- V<sub>OUT</sub> = 5 V
- V<sub>IN</sub> = 7 V to 42 V
- Fs = 300 kHz
- Minimum load current (for CCM) = 100 mA
- Maximum load current = 0.5 A

## 8.1.2 R3 (R<sub>T</sub>)

 $R_T$  sets the oscillator switching frequency. Generally, higher frequency applications are smaller but have higher losses. Operation at 300 kHz was selected for this example as a reasonable compromise for both small size and high efficiency. The value of  $R_T$  for 300 kHz switching frequency can be calculated in Equation 5:

 $R_{T} = \frac{[(1 / 300 \times 10^{3}) - 580 \times 10^{-9}]}{135 \times 10^{-12}}$ 

The nearest standard value of 21 k $\Omega$  was chosen for R<sub>T</sub>.

## **Application Information (continued)**

#### 8.1.3 L1

The inductor value is determined based on the operating frequency, load current, ripple current, and the minimum and maximum input voltage ( $V_{IN(min)}, V_{IN(max)}$ ).



Figure 14. Inductor Current Waveform

To keep the circuit in continuous conduction mode (CCM), the maximum ripple current  $I_{RIPPLE}$  should be less than twice the minimum load current, or 0.2 Ap-p. Using this value of ripple current, the value of inductor (L1) is calculated using the following:

$$L1 = \frac{V_{OUT} \times (V_{IN(max)} - V_{OUT})}{I_{RIPPLE} \times F_S \times V_{IN(max)}}$$
(6)  
$$L1 = \frac{5V \times (42V - 5V)}{0.2A \times 300 \text{ kHz} \times 42V} = 73 \text{ }\mu\text{H}$$
(7)

This procedure provides a guide to select the value of L1. The nearest standard value (100  $\mu$ H) will be used. L1 must be rated for the peak current (I<sub>PK+</sub>) to prevent saturation. During normal loading conditions, the peak current occurs at maximum load current plus maximum ripple. During an overload condition the peak current is limited to 0.7 A nominal (0.85 A maximum). The selected inductor (see Table 1) has a conservative 1.0 Amp saturation current rating. For this manufacturer, the saturation rating is defined as the current necessary for the inductance to reduce by 30%, at 20°C.

## 8.1.4 C3 (C<sub>RAMP</sub>)

With the inductor value selected, the value of C3 (C<sub>RAMP</sub>) necessary for the emulation ramp circuit is:

$$C_{RAMP} = L \times 5 \times 10^{-6}$$

(8)

(9)

Where L is in Henrys

With L1 selected for 100 µH the recommended value for C3 is 470 pF (nearest standard value).

## 8.1.5 C9

The output capacitor, C9 smoothes the inductor ripple current and provides a source of charge for transient loading conditions. For this design a 22  $\mu$ F ceramic capacitor was selected. The ceramic capacitor provides ultra low ESR to reduce the output ripple voltage and noise spikes. An approximation for the output ripple voltage is:

$$\Delta V_{OUT} = \Delta I_{L} \times \left( ESR + \frac{1}{8 \times F_{S} \times C_{OUT}} \right)$$

## 8.1.6 C1

The regulator supply voltage has a large source impedance at the switching frequency. Good quality input capacitors are necessary to limit the ripple voltage at the VIN pin while supplying most of the switch current during the on-time. When the buck switch turns on, the current into the VIN pin steps to the lower peak of the inductor current waveform, ramps up to the peak value, then drops to zero at turn-off. The average current into VIN during the on-time is the load current. The input capacitance should be selected for RMS current rating and minimum ripple voltage. A good approximation for the required ripple current rating necessary is  $I_{RMS} > I_{OUT} / 2$ .



### **Application Information (continued)**

Quality ceramic capacitors with a low ESR should be selected for the input filter. To allow for capacitor tolerances and voltage effects, one 1.0  $\mu$ F, 100 V ceramic capacitor will be used. If step input voltage transients are expected near the maximum rating of the LM25574-Q1, a careful evaluation of ringing and possible spikes at the device VIN pin should be completed. An additional damping network or input voltage clamp may be required in these cases.

### 8.1.7 C8

The capacitor at the VCC pin provides noise filtering and stability for the V<sub>CC</sub> regulator. The recommended value of C8 should be no smaller than 0.1  $\mu$ F, and should be a good quality, low ESR, ceramic capacitor. A value of 0.47  $\mu$ F was selected for this design.

## 8.1.8 C7

The bootstrap capacitor between the BST and the SW pins supplies the gate current to charge the buck switch gate at turn-on. The recommended value of C7 is 0.022  $\mu$ F, and should be a good quality, low ESR, ceramic capacitor.

## 8.1.9 C4

The capacitor at the SS pin determines the soft-start time, that is the time for the reference voltage and the output voltage, to reach the final regulated value. The time is determined from Equation 10:

$$t_{ss} = \frac{C4 \times 1.225 V}{10 \ \mu A} \tag{10}$$

For this application, a C4 value of 0.01 µF was chosen which corresponds to a soft-start time of 1 ms.

#### 8.1.10 R5, R6

R5 and R6 set the output voltage level, the ratio of these resistors is calculated from Equation 11:

 $R5/R6 = (V_{OUT} / 1.225 V) - 1$ 

For a 5 V output, the R5 and R6 ratio calculates to 3.082. The resistors should be chosen from standard value resistors, a good starting point is selection in the range of 1.0 k $\Omega$  - 10 k $\Omega$ . Values of 5.11 k $\Omega$  for R5, and 1.65 k $\Omega$  for R6 were selected.

#### 8.1.11 R1, R2, C2

A voltage divider can be connected to the SD pin to set a minimum operating voltage  $V_{IN(min)}$  for the regulator. If this feature is required, the easiest approach to select the divider resistor values is to select a value for R1 (between 10 k $\Omega$  and 100 k $\Omega$  recommended) then calculate R2 from Equation 12:

R2 = 1.225 x 
$$\left( \frac{\text{R1}}{\text{V}_{\text{IN(min)}} + (5 \times 10^{-6} \times \text{R1}) - 1.225} \right)$$
 (12)

Capacitor C2 provides filtering for the divider. The voltage at the SD pin should never exceed 8 V, when using an external set-point divider it may be necessary to clamp the SD pin at high input voltage conditions. The reference design utilizes the full range of the LM25574-Q1 (6 V to 42 V); therefore these components can be omitted. With the SD pin open circuit the LM25574-Q1 responds once the  $V_{CC}$  UVLO threshold is satisfied.

#### 8.1.12 R4, C5, C6

These components configure the error amplifier gain characteristics to accomplish a stable overall loop gain. One advantage of current mode control is the ability to close the loop with only two feedback components, R4 and C5. The overall loop gain is the product of the modulator gain and the error amplifier gain. The DC modulator gain of the LM25574-Q1 is as follows:

DC Gain<sub>(MOD)</sub> = 
$$G_{m(MOD)} \times R_{LOAD} = 0.5 \times R_{LOAD}$$

The dominant low frequency pole of the modulator is determined by the load resistance ( $R_{LOAD}$ ,) and output capacitance ( $C_{OUT}$ ). The corner frequency of this pole is:

$$f_{p(MOD)} = 1 / (2\pi R_{LOAD} C_{OUT})$$

(14)

(13)

(11)

Texas Instruments

www.ti.com.cn

## **Application Information (continued)**

For  $R_{LOAD} = 20 \ \Omega$  and  $C_{OUT} = 22 \ \mu F$  then  $f_{p(MOD)} = 362 \ Hz$ 

DC  $Gain_{(MOD)} = 0.5 \times 20 = 20 \text{ dB}$ 

For the design example of *Functional Block Diagram* the following modulator gain vs. frequency characteristic was measured as shown in Figure 15.



Figure 15. Gain and Phase of Modulator  $R_{LOAD}$  = 20 Ohms and  $C_{OUT}$  = 22µF

Components R4 and C5 configure the error amplifier as a type II configuration which has a pole at DC and a zero at  $f_z = 1 / (2\pi R4C5)$ . The error amplifier zero cancels the modulator pole leaving a single pole response at the crossover frequency of the loop gain. A single pole response at the crossover frequency yields a very stable loop with 90 degrees of phase margin.

For the design example, a target loop bandwidth (crossover frequency) of 25 kHz was selected. The compensation network zero ( $f_Z$ ) should be selected at least an order of magnitude less than the target crossover frequency. This constrains the product of R4 and C5 for a desired compensation network zero 1 / ( $2\pi$  R4 C5) to be less than 2 kHz. Increasing R4, while proportionally decreasing C5, increases the error amp gain. Conversely, decreasing R4 while proportionally increasing C5, decreases the error amp gain. For the design example C5 was selected for 0.022 µF and R4 was selected for 24.9 kΩ. These values configure the compensation network zero at 290 Hz. The error amp gain at frequencies greater than  $f_Z$  is: R4 / R5, which is approximately 5 (14 dB).



Figure 16. Error Amplifier Gain and Phase

The overall loop can be predicted as the sum (in dB) of the modulator gain and the error amp gain.



## **Application Information (continued)**



Figure 17. Overall Loop Gain and Phase

If a network analyzer is available, the modulator gain can be measured and the error amplifier gain can be configured for the desired loop transfer function. If a network analyzer is not available, the error amplifier compensation components can be designed with the guidelines given. Step load transient tests can be performed to verify acceptable performance. The step load goal is minimum overshoot with a damped response. C6 can be added to the compensation network to decrease noise susceptibility of the error amplifier. The value of C6 must be sufficiently small since the addition of this capacitor adds a pole in the error amplifier transfer function. This pole must be well beyond the loop crossover frequency. A good approximation of the location of the pole added by C6 is:  $f_{p2} = fz \times C5 / C6$ .

#### 8.1.13 Bias Power Dissipation Reduction

Buck regulators operating with high input voltage can dissipate an appreciable amount of power for the bias of the IC. The V<sub>CC</sub> regulator must step-down the input voltage V<sub>IN</sub> to a nominal V<sub>CC</sub> level of 7 V. The large voltage drop across the V<sub>CC</sub> regulator translates into a large power dissipation within the V<sub>CC</sub> regulator. There are several techniques that can significantly reduce this bias regulator power dissipation. Figure 18 and Figure 19 depict two methods to bias the IC from the output voltage. In each case the internal V<sub>CC</sub> regulator is used to initially bias the VCC pin. After the output voltage is established, the VCC pin potential is raised above the nominal 7 V regulation level, which effectively disables the internal V<sub>CC</sub> regulator. The voltage applied to the VCC pin should never exceed 14 V. The V<sub>CC</sub> voltage should never be larger than the V<sub>IN</sub> voltage.



## **Application Information (continued)**







Copyright © 2017, Texas Instruments Incorporated

Figure 19. VCC Bias with Additional Winding on the Output Inductor



## 8.2 Typical Application



## 8.2.1 Typical Schematic for High Frequency (1 MHz) Application

Copyright © 2017, Texas Instruments Incorporated

## TEXAS INSTRUMENTS

## 9 Layout

## 9.1 Layout Guidelines

### 9.1.1 PCB Layout and Thermal Considerations

The circuit in *Functional Block Diagram* serves as both a block diagram of the LM25574-Q1 and a typical application board schematic for the LM25574-Q1. In a buck regulator there are two loops where currents are switched very fast. The first loop starts from the input capacitors, to the regulator VIN pin, to the regulator SW pin, to the inductor then out to the load. The second loop starts from the output capacitor ground, to the regulator PGND pins, to the regulator IS pins, to the diode anode, to the inductor and then out to the load. Minimizing the loop area of these two loops reduces the stray inductance and minimizes noise and possible erratic operation. A ground plane in the PC board is recommended as a means to connect the input filter capacitors to the output filter capacitors and the PGND pins of the regulator. Connect all of the low power ground connections ( $C_{SS}$ ,  $R_{T}$ ,  $C_{RAMP}$ ) directly to the regulator AGND pin. Connect the AGND and PGND pins together through the topside copper trace. Place several vias in this trace to the ground plane.

The two highest power dissipating components are the re-circulating diode and the LM25574-Q1 regulator IC. The easiest method to determine the power dissipated within the LM25574-Q1 is to measure the total conversion losses (Pin – Pout) then subtract the power losses in the Schottky diode, output inductor and snubber resistor. An approximation for the Schottky diode loss is  $P = (1-D) \times \text{lout} \times \text{Vfwd}$ . An approximation for the output inductor power is  $P = I_{OUT}^2 \times R \times 1.1$ , where R is the DC resistance of the inductor and the 1.1 factor is an approximation for the AC losses. If a snubber is used, an approximation for the damping resistor power dissipation is  $P = V_{IN}^2 \times \text{Fsw} \times \text{Csnub}$ , where Fsw is the switching frequency and Csnub is the snubber capacitor.

The most significant variables that affect the power dissipated by the LM25574-Q1 are the output current, input voltage and operating frequency. The power dissipated while operating near the maximum output current and maximum input voltage can be appreciable. The operating frequency of the LM25574-Q1 evaluation board has been designed for 300 kHz. When operating at 0.5 A output current with a 42 V input the power dissipation of the LM25574-Q1 regulator is approximately 0.36 W.

The junction-to-ambient thermal resistance of the LM25574-Q1 will vary with the application. The most significant variables are the area of copper in the PC board, and the amount of forced air cooling provided. The junction-to-ambient thermal resistance of the LM25574-Q1 mounted in the evaluation board varies from 90°C/W with no airflow to 60°C/W with 900 LFM (Linear Feet per Minute). With a 25°C ambient temperature and no airflow, the predicted junction temperature for the LM25574-Q1 will be  $25 + (90 \times 0.36) = 57$ °C. If the evaluation board is operated at 0.5 A output current, 42 V input voltage and high ambient temperature for a prolonged period of time the thermal shutdown protection within the IC may activate. The IC will turn off allowing the junction to cool, followed by restart with the soft-start capacitor reset to zero.

| IT | EM | PART NUMBER    | DESCRIPTION           | VALUE          |
|----|----|----------------|-----------------------|----------------|
| С  | 1  | C3225X7R2A105M | CAPACITOR, CER, TDK   | 1 µ, 100 V     |
| С  | 2  | OPEN           | NOT USED              |                |
| С  | 3  | C0805A471K1GAC | CAPACITOR, CER, KEMET | 470 p, 100 V   |
| С  | 4  | C2012X7R2A103K | CAPACITOR, CER, TDK   | 0.01 µ, 100 V  |
| С  | 5  | C2012X7R2A223K | CAPACITOR, CER, TDK   | 0.022 μ, 100 V |
| С  | 6  | OPEN           | NOT USED              |                |
| С  | 7  | C2012X7R2A223K | CAPACITOR, CER, TDK   | 0.022 μ, 100 V |
| С  | 8  | C2012X7R1C474M | CAPACITOR, CER, TDK   | 0.47 µ, 16 V   |
| С  | 9  | C3225X7R1C226M | CAPACITOR, CER, TDK   | 22 μ, 16 V     |
| D  | 1  | CMSH2-60M      | DIODE, 60V, CENTRAL   |                |
| L  | 1  | DR74-101       | INDUCTOR, COOPER      | 100 µH         |
| R  | 1  | OPEN           | NOT USED              |                |
| R  | 2  | OPEN           | NOT USED              |                |
| R  | 3  | CRCW08052102F  | RESISTOR              | 21 kΩ          |
| R  | 4  | CRCW08052492F  | RESISTOR              | 24.9 kΩ        |

| Table 1. 5 V, 0.5 A Demo Board Bill of Materia |
|------------------------------------------------|
|------------------------------------------------|



## Layout Guidelines (continued)

| Table 1. 5 V, 0.5 A Demo Board Bill of Materials ( | (continued) |
|----------------------------------------------------|-------------|
|----------------------------------------------------|-------------|

| ITEM |   | PART NUMBER   | DESCRIPTION                  | VALUE   |
|------|---|---------------|------------------------------|---------|
| R    | 5 | CRCW08055111F | RESISTOR                     | 5.11 kΩ |
| R    | 6 | CRCW08051651F | RESISTOR                     | 1.65 kΩ |
| U    | 1 | LM25574-Q1    | REGULATOR, TEXAS INSTRUMENTS |         |

## 9.2 Layout Example



Figure 20. Component Side



Figure 21. Solder Side



## Layout Example (接下页)



Figure 22. Silkscreen



10 器件和文档支持

10.1 器件支持

10.1.1 开发支持

## 10.1.1.1 使用 WEBENCH® 工具创建定制设计

请单击此处,使用 LM25574-Q1 器件并借助 WEBENCH® 电源设计器创建定制设计。

- 1. 首先键入输入电压 (V<sub>IN</sub>)、输出电压 (V<sub>OUT</sub>) 和输出电流 (I<sub>OUT</sub>) 要求。
- 2. 使用优化器拨盘优化关键参数设计,如效率、封装和成本。
- 3. 将生成的设计与德州仪器 (TI) 的其他解决方案进行比较。

WEBENCH 电源设计器可提供定制原理图以及罗列实时价格和组件供货情况的物料清单。

在多数情况下,可执行以下操作:

- 运行电气仿真,观察重要波形以及电路性能
- 运行热性能仿真, 了解电路板热性能
- 将定制原理图和布局方案导出至常用 CAD 格式
- 打印设计方案的 PDF 报告并与同事共享

有关 WEBENCH 工具的详细信息,请访问 www.ti.com/WEBENCH。

## 10.2 接收文档更新通知

如需接收文档更新通知,请导航至 TI.com 上的器件产品文件夹。单击右上角的通知我 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 10.3 社区资源

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。

TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。

设计支持 **71 参考设计支持** 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。

## 10.4 商标

E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 10.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 10.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 11 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更, 恕不另行通知和修 订此文档。如欲获取此数据表的浏览器版本,请参阅左侧的导航。



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| LM25574QMT/NOPB  | ACTIVE        | TSSOP        | PW                 | 16   | 92             | RoHS & Green    | (6)<br>SN                     | Level-1-260C-UNLIM   | -40 to 125   | L25574<br>QMT           | Samples |
| LM25574QMTX/NOPB | ACTIVE        | TSSOP        | PW                 | 16   | 2500           | RoHS & Green    | SN                            | Level-1-260C-UNLIM   | -40 to 125   | L25574<br>QMT           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020



TEXAS

www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | 0     | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM25574QMTX/NOPB            | TSSOP | PW                 | 16   | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

9-Aug-2022



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| LM25574QMTX/NOPB | TSSOP        | PW              | 16   | 2500 | 367.0       | 367.0      | 35.0        |  |

## TEXAS INSTRUMENTS

www.ti.com

9-Aug-2022

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| LM25574QMT/NOPB | PW           | TSSOP        | 16   | 92  | 495    | 8      | 2514.6 | 4.06   |

# **PW0016A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

## 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司