ISO7420FCC ZHCSB73C -JUNE 2013-REVISED JULY 2015 # ISO7420FCC 低功耗双通道数字隔离器 #### 1 特性 - 信号传输速率: 50Mbps (5V 电源供电时) - 在默认模式下,输出为低电平 - 输入引脚上的集成噪声滤波器 - 低功耗: 典型值为每通道 lcc - 1Mbps 时为 1.8mA, 25Mbps 时为 3.9mA (5V 电源供电时) - 1Mbps 时为 1.4mA, 25Mbps 时为 2.6mA(3.3V 电源供电时) - 低传播延迟: 典型值为 20ns (5V 电源供电时) - 通道到通道输出偏斜:最大值为 2ns - 3.3V 和 5V 电平转换 - 宽 T<sub>A</sub> 额定范围: -40℃ 至 125℃ - 60KV/μs 瞬态抗扰度,典型值(5V 电源供电时) - 低辐射 - 隔离隔栅寿命: > 25 年 - 工作电压范围为 2.7V 至 5.5V - 窄体 SOIC-8 封装 - 安全及监管认证 - 符合 DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12 标准的 4242V<sub>PK</sub> 隔离 - 符合 UL 1577 标准且长达 1 分钟的 2.5KV<sub>RMS</sub> 隔离 - CSA 组件验收通知 5A、IEC 60950-1 和 IEC 61010-1 终端设备标准 - GB4943.1-2011 CQC 认证 #### 2 应用 - 在下列应用中的光电耦合器替代产品: - 工业用 FieldBus - ProfiBus - ModBus - DeviceNet™数据总线 - 伺服控制接口 - 电机控制 - 电源 - 电池组 #### 3 说明 ISO7420FCC 提供符合 UL 标准的长达 1 分钟的高达 2500V<sub>RMS</sub>电流隔离,以及符合 VDE 标准的 4242V<sub>PK</sub>。这个器件有两个隔离通道。每个通道有一个逻辑输入和输出缓冲器,这两个器件由一个二氧化硅 (SiO<sub>2</sub>) 绝缘隔栅进行分离。与隔离式电源一起使用,这个器件可防止数据总线或者其它电路上的噪音电流进入本地接地,并且干扰或损坏敏感电路。后缀 F 表示在失效防护条件下的低输出选项(参阅表2)。该器件具有集成噪声滤波器,可适用于严苛环境,在这种环境下,短噪声脉冲可能会出现在器件输入引脚上。 ISO7420FCC 具有晶体管-晶体管逻辑电路 (TTL) 输入 阈值,工作电压范围为 2.7V 至 5.5V。通过 2.7V 或 3.3V 电源供电时,所有输入均可耐受 5V 电压。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | | | |------------|----------|-----------------|--|--| | ISO7420FCC | SOIC (8) | 4.90mm x 3.91mm | | | (1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。 #### 简化电路原理图 | _ | | |---|------------| | | <b>—</b> . | | | 717 | | | · ж | | | | | 1 | 特性 1 | 7 | Parameter Measurement Information | 10 | |---|----------------------------------------------------------------------------------------|----|-----------------------------------|----| | 2 | 应用1 | 8 | Detailed Description | 11 | | 3 | 说明1 | | 8.1 Overview | 11 | | 4 | 修订历史记录 2 | | 8.2 Functional Block Diagram | 11 | | 5 | Pin Configuration and Functions 3 | | 8.3 Feature Description | 12 | | 6 | Specifications | | 8.4 Device Functional Modes | 15 | | • | 6.1 Absolute Maximum Ratings | 9 | Application and Implementation | 16 | | | 6.2 ESD Ratings | | 9.1 Application Information | 16 | | | 6.3 Recommended Operating Conditions | | 9.2 Typical Application | 16 | | | 6.4 Thermal Information | 10 | Power Supply Recommendations | 19 | | | 6.5 Electrical Characteristics: $V_{CC1}$ and $V_{CC2} = 5 \text{ V} \pm$ | 11 | Layout | 19 | | | 10%5 | | 11.1 Layout Guidelines | | | | 6.6 Electrical Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> = 3.3 V ± | | 11.2 Layout Example | 19 | | | 10% 5 | 12 | 器件和文档支持 | 20 | | | 6.7 Electrical Characteristics: $V_{CC1}$ and $V_{CC2} = 2.7 \text{ V} \dots 6$ | | 12.1 文档支持 | | | | 6.8 Power Dissipation Characteristics | | 12.2 社区资源 | 20 | | | 6.9 Switching Characteristics: $V_{CC1}$ and $V_{CC2} = 5 \text{ V} \pm \frac{100}{3}$ | | 12.3 商标 | 20 | | | 10% | | 12.4 静电放电警告 | 20 | | | 6.10 Switching Characteristics: V <sub>CC1</sub> and V <sub>CC2</sub> = 3.3 V ± 10% | | 12.5 Glossary | 20 | | | 6.11 Switching Characteristics: $V_{CC1}$ and $V_{CC2}$ = 2.7 V . 7 | 13 | 机械、封装和可订购信息 | 20 | | | 6.12 Typical Characteristics | | | | | | <i>-</i> | | | | ## 4 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 #### Changes from Revision B (January 2014) to Revision C **Page** | • | 已添加 引脚配置和功能 部分、ESD 额定值 表、特性 说明 部分、器件功能模式、应用和实施 部分、电源相关建议 部 | | |---|------------------------------------------------------------|------| | | 分、布局 部分、器件和文档支持 部分以及机械、封装和可订购信息 部分 | 1 | | • | VDE 标准更改为 DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12 | 1 | | • | 将 VDE 标准更改为"DIN V VDE V 0884-10 (VDE V 0884-10): 2006-12" | 1 | | • | Changed Note 1 Figure 12 | . 10 | | • | Changed Figure 13 | . 10 | #### Changes from Revision A (July 2013) to Revision B Page | • | 更改了"安全及监管认证"列表 | . 1 | |---|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | • | Changed the V <sub>IH</sub> MAX value From: V <sub>CC</sub> To: 5.5V in the RECOMMENDED OPERATING CONDITIONS table | . 4 | | • | Changed the V <sub>PR</sub> and V <sub>IOTM</sub> parameter From: DIN EN 60747-5-2 To: DIN EN 60747-5-5 in the INSULATION CHARACTERISTICS table | 13 | | • | Changed the REGULATORY INFORMATION table | 13 | | • | Changed the title of Figure 16 From: $\theta_{JC}$ Thermal Derating Curve per DIN EN 60747-5-2 To: $\theta_{JC}$ Thermal Derating Curve per DIN EN 60747-5-5. | 14 | #### Changes from Original (June 2013) to Revision A Page | • | Changed High-level output voltage MIN Value From: V <sub>CCx</sub> To: V <sub>CC2</sub> | 5 | |---|------------------------------------------------------------------------------------------------------------|---| | | Changed High-level output voltage MIN Value From: V <sub>CCx</sub> To: V <sub>CC2</sub> and removed Note 1 | | | • | Changed High-level output voltage MIN Value From: V <sub>CCx</sub> To: V <sub>CC2</sub> and removed Note 1 | 6 | | • | Changed Figure 3 X axis values | 8 | #### 5 Pin Configuration and Functions #### **Pin Functions** | | PIN | 1/0 | DESCRIPTION | | | |------------------|-----|-----|----------------------------------------|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | GND1 | 4 | _ | Ground connection for V <sub>CC1</sub> | | | | GND2 | 5 | - | Ground connection for V <sub>CC2</sub> | | | | INA | 2 | I | Input, channel A | | | | INB | 3 | I | Input, channel B | | | | OUTA | 7 | 0 | Output, channel A | | | | OUTB | 6 | 0 | Output, channel B | | | | V <sub>CC1</sub> | 1 | _ | Power supply, V <sub>CC1</sub> | | | | V <sub>CC2</sub> | 8 | - | Power supply, V <sub>CC2</sub> | | | # 6 Specifications #### 6.1 Absolute Maximum Ratings see (1) | | | MIN | MAX | UNIT | |-------------------------------------|------------------------------|------|----------------------|------| | V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage (2) | -0.5 | 6 | V | | $V_{IO}$ | Voltage at INx, OUTx | -0.5 | $V_{CC} + 0.5^{(3)}$ | V | | Io | Output current | -15 | 15 | mA | | T <sub>J(Max)</sub> | Maximum junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltage values except differential I/O bus voltages are with respect to network ground terminal and are peak voltage values. - (3) Maximum voltage must not exceed 6 V. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±4000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions | | | | MIN | NOM | MAX | UNIT | |-------------------------------------|---------------------------------------------------|---------------------|-----|-----|-----|------| | V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage | | 2.7 | | 5.5 | V | | I <sub>OH</sub> | High-level output current (V <sub>C0</sub> | <sub>2</sub> ≥ 3 V) | -4 | | | mA | | | High-level output current (V <sub>CC</sub> < 3 V) | | -2 | | | mA | | I <sub>OL</sub> | Low-level output current | | | | 4 | mA | | V <sub>IH</sub> | High-level input voltage | | 2 | | 5.5 | V | | V <sub>IL</sub> | Low-level input voltage | | 0 | | 0.8 | V | | | Input pulse duration | ≥ 4.5-V Operation | 20 | | | ns | | t <sub>ui</sub> | | < 4.5-V Operation | 25 | | | | | 4.7. | | ≥ 4.5-V Operation | 0 | | 50 | Mbps | | 1 / t <sub>ui</sub> | Signaling rate < 4.5-V Operation | | 0 | | 40 | | | T <sub>J</sub> <sup>(1)</sup> | Junction temperature | | -40 | | 136 | °C | | T <sub>A</sub> | Ambient temperature | | -40 | 25 | 125 | °C | <sup>(1)</sup> To maintain the recommended operating conditions for $T_J$ , see the *Power Dissipation Characteristics* table. #### 6.4 Thermal Information | | | ISO7420FCC | | |----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | D (SOIC) | UNIT | | | | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 115.1 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 60.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 56.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 17.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 55.8 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. # 6.5 Electrical Characteristics: $V_{CC1}$ and $V_{CC2}$ = 5 V ± 10% $T_{\Delta} = -40^{\circ}\text{C}$ to $125^{\circ}\text{C}$ | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |------------------|----------------------------------------------------------|------------------------------------------|-----------------------------------------|-------------------------------|-----|-----|-------|--| | | | $I_{OH} = -4 \text{ mA}$ ; se | I <sub>OH</sub> = -4 mA; see Figure 12. | | 4.8 | | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -20 \mu A; see$ | ee Figure 12. | V <sub>CC2</sub> - 0.1 | 5 | | V | | | | | I <sub>OL</sub> = 4 mA; see | Figure 12. | | 0.2 | 0.4 | | | | $V_{OL}$ | Low-level output voltage | I <sub>OL</sub> = 20 μA; see | Figure 12. | | 0 | 0.1 | V | | | $V_{I(HYS)}$ | Input threshold voltage hysteresis | | | | 450 | | mV | | | I <sub>IH</sub> | High-level input current | $INx = V_{CC1}$ | | | | 10 | μА | | | I <sub>IL</sub> | Low-level input current | INx = 0 V | INx = 0 V | | | | μА | | | CMTI | Common-mode transient immunity | V <sub>I</sub> = V <sub>CC1</sub> or 0 V | $V_I = V_{CC1}$ or 0 V; see Figure 14. | | 60 | | kV/μs | | | SUPPL | Y CURRENT (ALL INPUTS SWITCHING | WITH SQUARE WA | AVE CLOCK SIGNAL FOR DYNAMIC | C I <sub>CC</sub> MEASUREMENT | ) | , | | | | I <sub>CC1</sub> | | DO to 4 Mb | DC Input: $V_I = V_{CC1}$ or 0 V, | | 0.5 | 1.1 | | | | I <sub>CC2</sub> | | DC to 1 Mbps | AC Input: $C_L = 15pF$ | | 3 | 4.6 | | | | I <sub>CC1</sub> | | 40.14 | | | 1 | 1.5 | | | | I <sub>CC2</sub> | | 10 Mbps | | | 4 | 6 | | | | I <sub>CC1</sub> | Supply current for V <sub>CC1</sub> and V <sub>CC2</sub> | | | | 1.7 | 2.5 | mA | | | I <sub>CC2</sub> | | 25 Mbps | $C_L = 15pF$ | | 6 | 8.5 | | | | I <sub>CC1</sub> | | 50.14 | | | 2.7 | 4 | | | | I <sub>CC2</sub> | | 50 Mbps | | | 8.5 | 12 | | | # 6.6 Electrical Characteristics: $V_{CC1}$ and $V_{CC2}$ = 3.3 V ± 10% $T_{\Delta} = -40^{\circ}\text{C}$ to $125^{\circ}\text{C}$ | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------------------------|------------------------------|----------------------------------------------------------|--------------------------------|-----|-----|-------| | V | High level systems with a sec | I <sub>OH</sub> = -4 mA; see | I <sub>OH</sub> = -4 mA; see Figure 12. | | 3 | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -20 \mu A$ ; se | e Figure 12. | V <sub>CC2</sub> - 0.1 | 3.3 | | V | | ., | | I <sub>OL</sub> = 4 mA; see | Figure 12. | | 0.2 | 0.4 | | | $V_{OL}$ | Low-level output voltage | $I_{OL} = 20 \mu A$ ; see | Figure 12. | | 0 | 0.1 | V | | V <sub>I(HYS)</sub> | Input threshold voltage hysteresis | | | | 425 | | mV | | I <sub>IH</sub> | High-level input current | INx = V <sub>CC1</sub> | | | | 10 | μА | | I <sub>IL</sub> | Low-level input curre | INx = 0 V | | -10 | | | μΑ | | CMTI | Common-mode transient immunity | $V_I = V_{CC1}$ or 0 V | V <sub>I</sub> = V <sub>CC1</sub> or 0 V; see Figure 14. | | 40 | | kV/μs | | SUPPL | Y CURRENT (ALL INPUTS SWITCHING | WITH SQUARE V | WAVE CLOCK SIGNAL FOR DYNAMI | C I <sub>CC</sub> MEASUREMENT) | | ' | | | I <sub>CC1</sub> | | 50 | DC Input: $V_I = V_{CC1}$ or 0 V, | | 0.3 | 8.0 | | | I <sub>CC2</sub> | | DC to 1 Mbps | AC Input: C <sub>L</sub> = 15pF | | 2.4 | 3.3 | | | I <sub>CC1</sub> | 1 | 40.14 | | | 0.6 | 1.2 | | | I <sub>CC2</sub> | 1 | 10 Mbps | | | 3.1 | 4.5 | | | I <sub>CC1</sub> | Supply current for V <sub>CC1</sub> and V <sub>CC2</sub> | | | | 1 | 2 | mA | | I <sub>CC2</sub> | 25 N | 25 Mbps | 25 Mbps $C_L = 15pF$ | | 4.2 | 6.1 | | | I <sub>CC1</sub> | 1 | 40.14 | | | 1.3 | 2.3 | | | I <sub>CC2</sub> | 1 | 40 Mbps | Mbps | | 5.3 | 7.5 | | # 6.7 Electrical Characteristics: $V_{CC1}$ and $V_{CC2}$ = 2.7 V $T_{\Delta} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------|--------------------------------|------|-----|-------| | ., | 18.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1. | $I_{OH} = -2 \text{ mA}$ ; see | I <sub>OH</sub> = -2 mA; see Figure 12. | | 2.5 | | | | V <sub>OH</sub> | High-level output voltage | $I_{OH} = -20 \mu A$ ; se | e Figure 12. | V <sub>CC2</sub> - 0.1 | 2.7 | | V | | ., | | I <sub>OL</sub> = 4 mA; see | Figure 12. | | 0.2 | 0.4 | ., | | $V_{OL}$ | Low-level output voltage | $I_{OL} = 20 \mu A$ ; see | Figure 12. | | 0 | 0.1 | V | | V <sub>I(HYS)</sub> | Input threshold voltage hysteresis | | | | 350 | | mV | | I <sub>IH</sub> | High-level input current | INx = V <sub>CC1</sub> | | | | 10 | μА | | I <sub>IL</sub> | Low-level input current | INx = 0 V | | -10 | | | μА | | CMTI | Common-mode transient immunity | $V_I = V_{CC1}$ or 0 V | V <sub>I</sub> = V <sub>CC1</sub> or 0 V; see Figure 14. | | 35 | | kV/μs | | SUPPL | Y CURRENT (ALL INPUTS SWITCHING | WITH SQUARE V | WAVE CLOCK SIGNAL FOR DYNAMI | C I <sub>CC</sub> MEASUREMENT) | | ' | | | I <sub>CC1</sub> | | 20 | DC Input: $V_I = V_{CC1}$ or 0 V, | | 0.15 | 0.4 | | | I <sub>CC2</sub> | | DC to 1 Mbps | AC Input: C <sub>L</sub> = 15pF | | 2.1 | 3.1 | | | I <sub>CC1</sub> | | 40.14 | | | 0.4 | 0.7 | | | I <sub>CC2</sub> | 1 | 10 Mbps | | | 2.7 | 4 | | | I <sub>CC1</sub> | Supply current for V <sub>CC1</sub> and V <sub>CC2</sub> | ply current for V <sub>CC1</sub> and V <sub>CC2</sub> | | | 0.7 | 1.2 | mA | | I <sub>CC2</sub> | 2 | 25 Mbps | 25 Mbps $C_L = 15pF$ | | 3.6 | 5 | | | I <sub>CC1</sub> | 7 | 40.14 | | | 1 | 1.7 | | | I <sub>CC2</sub> | 1 | 40 Mbps | | | 4.4 | 6.3 | | 6.8 Power Dissipation Characteristics | | THERMAL MET | RIC | ISO7420FCC<br>D (SOIC)<br>8 PINS | UNIT | |---------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------| | $P_{D}$ | Device power dissipation | $V_{\rm CC1} = V_{\rm CC2} = 5.5 \text{ V}, T_{\rm J} = 150 ^{\circ}\text{C}, C_{\rm L} = 15 \text{ pF},$<br>Input a 50-Mbps 50% duty-cycle square wave | 120 | mW | #### 6.9 Switching Characteristics: $V_{CC1}$ and $V_{CC2} = 5 \text{ V} \pm 10\%$ $T_A = -40$ °C to 125°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------------------------------|-----------------|-----|-----|-----|------| | $t_{PLH}, t_{PHL}$ | Propagation delay time | Con Figure 40 | 10 | 20 | 37 | ns | | PWD <sup>(1)</sup> | Pulse width distortion t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 12. | | 2.5 | 5 | ns | | t <sub>sk(o)</sub> (2) | Channel-to-channel output skew time | | | | 2 | ns | | t <sub>sk(pp)</sub> (3) | Part-to-part skew time | | | | 12 | ns | | t <sub>r</sub> | Output signal rise time | Con Figure 40 | | 2.5 | | ns | | t <sub>f</sub> | Output signal fall time | See Figure 12. | | 2.5 | | ns | | t <sub>GS</sub> | Pulse width of glitches suppressed by the input filter | | | 12 | | ns | | t <sub>fs</sub> | Fail-safe output delay time from input data or power loss | See Figure 13. | | 8 | | μS | - (1) Also known as pulse skew. - (2) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads. - (3) $t_{sk(pp)}$ is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads. #### 6.10 Switching Characteristics: $V_{CC1}$ and $V_{CC2}$ = 3.3 V ± 10% over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|-------------------------------------------------------------|-----------------|-----|------|-----|------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | Coo Figure 40 | 10 | 22 | 40 | ns | | PWD <sup>(1)</sup> | Pulse width distortion t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 12. | | | 3 | ns | | t <sub>sk(o)</sub> (2) | Channel-to-channel output skew time | | | | 2 | ns | | t <sub>sk(pp)</sub> (3) | Part-to-part skew time | | | | 19 | ns | | t <sub>r</sub> | Output signal rise time | See Figure 12. | | 3 | | ns | | t <sub>f</sub> | Output signal fall time | | | 3 | | ns | | t <sub>GS</sub> | Pulse width of glithes suppressed by the input filter | | | 12.5 | | ns | | t <sub>fs</sub> | Fail-safe output delay time from input power loss | See Figure 13. | | 8 | | μS | - (1) Also known as pulse skew. - (2) t<sub>sk(0)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads. - (3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads. ## 6.11 Switching Characteristics: $V_{CC1}$ and $V_{CC2} = 2.7 \text{ V}$ $T_{\Delta} = -40^{\circ}\text{C}$ to 125°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|-------------------------------------------------------------|-----------------|-----|------|-----|------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | Con Figure 40 | 15 | 26 | 45 | ns | | PWD <sup>(1)</sup> | Pulse width distortion t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 12. | | | 3 | ns | | t <sub>sk(o)</sub> (2) | Channel-to-channel output skew time | | | | 2 | ns | | t <sub>sk(pp)</sub> (3) | Part-to-part skew time | | | | 22 | ns | | t <sub>r</sub> | Output signal rise time | See Figure 12 | | 3 | | ns | | t <sub>f</sub> | Output signal fall time | See Figure 12. | | 3 | | ns | | t <sub>GS</sub> | Pulse width of glitches suppressed by the input filter | | | 13.5 | | ns | | t <sub>fs</sub> | Fail-safe output delay time from input power loss | See Figure 13. | | 8 | | μS | - (1) Also known as pulse skew. - (2) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads. - (3) t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads. # TEXAS INSTRUMENTS #### 6.12 Typical Characteristics #### **Typical Characteristics (continued)** # TEXAS INSTRUMENTS #### 7 Parameter Measurement Information - (1) The input pulse is supplied by a generator having the following characteristics: PRR $\leq$ 50 kHz, 50% duty cycle, $t_f \leq 3$ ns, $t_f \leq 3$ ns, $Z_0 = 50 \Omega$ . At the input, a 50- $\Omega$ resistor is required to terminate the Input Generator signal. It is not needed in actual application. - (2) $C_L = 15 \text{ pF}$ and includes instrumentation and fixture capacitance within $\pm 20\%$ . Figure 12. Switching Characteristic Test Circuit and Voltage Waveforms A. $C_L = 15$ pF and includes instrumentation and fixture capacitance within $\pm 20\%$ . Figure 13. Fail-Safe Output Delay-Time Test Circuit and Voltage Waveforms (1) $C_L = 15 \text{ pF}$ and includes instrumentation and fixture capacitance within $\pm 20\%$ . Figure 14. Common-Mode Transient Immunity Test Circuit #### 8 Detailed Description #### 8.1 Overview The isolator in Figure 15 is based on a capacitive isolation barrier technique. The I/O channel of the device consists of two internal data channels, a high-frequency channel (HF) with a bandwidth from 100 kbps up to 50 Mbps, and a low-frequency channel (LF) covering the range from 100 kbps down to DC. In principle, a single-ended input signal entering the HF-channel is split into a differential signal via the inverter gate at the input. The following capacitor-resistor networks differentiate the signal into transients, which then are converted into differential pulses by two comparators. The comparator outputs drive a NOR-gate flip-flop whose output feeds an output multiplexer. A decision logic (DCL) at the driving output of the flip-flop measures the durations between signal transients. If the duration between two consecutive transients exceeds a certain time limit, (as in the case of a low-frequency signal), the DCL forces the output-multiplexer to switch from the high- to the low-frequency channel. Because low-frequency input signals require the internal capacitors to assume prohibitively large values, these signals are pulse-width modulated (PWM) with the carrier frequency of an internal oscillator, thus creating a sufficiently high frequency signal, capable of passing the capacitive barrier. As the input is modulated, a low-pass filter (LPF) is needed to remove the high-frequency carrier from the actual data before passing it on to the output multiplexer. #### 8.2 Functional Block Diagram Figure 15. Conceptual Block Diagram of a Digital Capacitive Isolator #### 8.3 Feature Description #### 8.3.1 Insulation and Safety-Related Specifications for SOIC-8 Package over recommended operating conditions (unless otherwise noted) | PARAMETER | | PARAMETER TEST CONDITIONS | | TYP | MAX | UNIT | |-----------------|-----------------------------------------------------|-------------------------------------------------------------------------------|-------|-------------------|-----|------| | L(I01) | Minimum air gap (clearance) | Shortest terminal-to-terminal distance through air | 4 | | | mm | | L(102) | Minimum external tracking (creepage) | Shortest terminal-to-terminal distance across the package surface | 4 | | | mm | | СТІ | Tracking resistance (comparative tracking index) | DIN EN 60112 (VDE 0303-11); IEC 60112 | >400 | | | ٧ | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | 0.014 | | | mm | | - | Isolation resistance, input to | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | | >10 <sup>12</sup> | | Ω | | R <sub>IO</sub> | output <sup>(1)</sup> | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C | | >10 <sup>11</sup> | | Ω | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(1)</sup> | V <sub>IO</sub> = 0.4 sin (2πft), f = 1 MHz | | 1 | | pF | | Cı | Input capacitance <sup>(2)</sup> | $V_I = V_{CC}/2 + 0.4 \sin(2\pi ft), f = 1 \text{ MHz}, V_{CC} = 5 \text{ V}$ | | 1 | | pF | <sup>(1)</sup> All pins on each side of the barrier tied together creating a two-terminal device. #### **NOTE** Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications. <sup>(2)</sup> Measured from input pin to ground. #### 8.3.2 Insulation Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | SPECIFICATION | UNIT | | | | | | |-------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|--|--|--|--|--| | DIN V VI | IN V VDE V 0884-10 (VDE V 0884-10):2006-12 <sup>(1)</sup> | | | | | | | | | | $V_{IORM}$ | Maximum working isolation voltage | | 566 | $V_{PK}$ | | | | | | | | | Method a, After environmental tests subgroup 1, $V_{PR} = V_{IORM} \times 1.6$ , $t = 10$ s, Partial Discharge $< 5$ pC | 906 | | | | | | | | V <sub>PR</sub> | Input-to-output test voltage | Method b1, $V_{PR} = V_{IORM} \times 1.875$ , $t = 1 \text{ s}$ (100% Production test) Partial discharge < 5 pC | 1062 | V <sub>PK</sub> | | | | | | | | | After Input/Output safety test subgroup 2/3, $V_{PR} = V_{IORM} \times 1.2$ , $t = 10$ s, Partial discharge $< 5$ pC | 680 | | | | | | | | V <sub>IOTM</sub> | Maximum transient isolation voltage | V <sub>TEST</sub> = V <sub>IOTM</sub><br>t = 60 sec (qualification)<br>t= 1 sec (100% production) | 4242 | V <sub>PK</sub> | | | | | | | R <sub>S</sub> | Isolation resistance | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C | >10 <sup>9</sup> | Ω | | | | | | | | Pollution degree | | 2 | | | | | | | | UL 1577 | | | | • | | | | | | | V <sub>ISO</sub> | Isolation voltage | $\begin{array}{l} V_{TEST}=V_{ISO}=2500~V_{RMS},~t=60~sec~(qualification)\\ V_{TEST}=1.2~x~V_{ISO}=3000~V_{RMS},~t=1~sec~(100\%\\ production) \end{array}$ | 2500 | V <sub>RMS</sub> | | | | | | <sup>(1)</sup> Climatic Classification 40/125/21 #### Table 1. IEC 60664-1 Ratings Table | PARAMETER | TEST CONDITIONS | SPECIFICATION | |-----------------------------|--------------------------------------------|---------------| | Material group | | II | | Installation classification | Rated mains voltage ≤ 150 V <sub>RMS</sub> | I–IV | | Installation classification | Rated mains voltage ≤ 300 V <sub>RMS</sub> | I–II | #### 8.3.3 Regulatory Information | VDE | CSA | UL | CQC | |-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | Certified according to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 and DIN EN 61010-1 (VDE 0411-1):2011-07 | Approved under CSA Component<br>Acceptance Notice 5A, IEC 60950-<br>1, and IEC 61010-1 | Recognized under UL 1577<br>Component Recognition<br>Program | Certified according to GB4943.1-2011 | | Basic Insulation Maximum Transient Isolation voltage, 4242 V <sub>PK</sub> ; Maximum Working Isolation Voltage, 566 V <sub>PK</sub> | 3000 V <sub>RMS</sub> Isolation Rating;<br>400 V <sub>RMS</sub> Basic and 200 V <sub>RMS</sub><br>Reinforced Insulation maximum<br>working voltage per CSA 60950-1-<br>07+A1 and IEC 60950-1 (2nd<br>Ed)+A1;<br>300 V <sub>RMS</sub> Basic and 150 V <sub>RMS</sub><br>Reinforced Insulation maximum<br>working voltage per CSA 61010-1-<br>12 and IEC 61010-1 (3rd Ed) | Single Protection, 2500 V <sub>RMS</sub> <sup>(1)</sup> | Basic Insulation, Altitude ≤ 5000m,<br>Tropical Climate, 250 V <sub>RMS</sub> maximum<br>working voltage | | Certificate number: 40016131 | Master contract number: 220991 | File number: E181974 | Certificate number:<br>CQC14001109540 | <sup>(1)</sup> Production tested $\geq$ 3000 V<sub>RMS</sub> for 1 second in accordance with UL 1577. #### 8.3.4 Safety Limiting Values Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system failures. | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------| | | $\theta_{JA} = 115.1$ °C/W, $V_I = 5.5$ V, $T_J = 150$ °C, $T_A = 25$ °C | | | 197 | | | | Is | Safety input, output, or supply current | $\theta_{JA} = 115.1$ °C/W, $V_I = 3.6$ V, $T_J = 150$ °C, $T_A = 25$ °C | | | 302 | mA | | | danom | $\theta_{JA} = 115.1$ °C/W, $V_I = 2.7$ V, $T_J = 150$ °C, $T_A = 25$ °C | | | 402 | | | $T_S$ | Maximum Safety temperature | | | | 150 | °C | The safety-limiting constraint is the absolute-maximum junction temperature specified in the *Absolute Maximum Ratings* table. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* table is that of a device installed on a High-K Test Board for Leaded Surface-Mount Packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance. Figure 16. $\theta_{JC}$ Thermal Derating Curve per VDE #### 8.4 Device Functional Modes Table 2. Function Table<sup>(1)</sup> | V <sub>CC1</sub> | V <sub>CC2</sub> | INPUT<br>INA, INB | OUTPUT<br>OUTA, OUTB | |------------------|------------------|-------------------|----------------------| | | | Н | Н | | PU | PU | L | L | | | | Open | L <sup>(2)</sup> | | PD | PU | Х | L <sup>(2)</sup> | | X | PD | X | Undetermined | - (1) PU = Powered up (V<sub>CC</sub> ≥ 2.7 V); PD = Powered down (V<sub>CC</sub> ≤ 2.1 V); X = Irrelevant; H = High level; L = Low level (2) In fail-safe condition, output defaults to low level #### 8.4.1 Device I/O Schematics Figure 17. Device I/O Schematics #### 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information ISO7420FCC utilize single-ended TTL-logic switching technology. Its supply voltage range is from 2.7 V to 5.5 V for both supplies, $V_{CC1}$ and $V_{CC2}$ . When designing with digital isolators, it is important to keep in mind that due to the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (i.e. $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard. #### 9.2 Typical Application ISO7420FCC can be used to isolate power MOSFETs from sensitive logic circuitry in Switch Mode Power Supplies (SMPS) as shown in Figure 18. Low default output of ISO7420FCC is critical for proper operation of power MOSFETs in such applications. Figure 18. Isolated Switch Mode Power Supply #### 9.2.1 Design Requirements Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the ISO7420FCC only requires two external bypass capacitors to operate. #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Supply Current Equations #### 9.2.2.1.1 Maximum Supply Current Equations (Calculated over recommended operating temperature range and Silicon process variation). At $$V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$$ : $$I_{CC1}(max) = 1.1 + 5.80E-02 \times f$$ (1) $$I_{CC2}(max) = 4.6 + 6.55E-02 \times f + 5.5E-03 \times f \times C_{L}$$ (2) At $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$ : $$I_{CC1}(max) = 0.8 + 3.40E-02 \times f$$ (3) $$I_{CC2}(max) = 3.3 + 4.60E-02 \times f + 3.6E-03 \times f \times C_L$$ (4) At $V_{CC1} = V_{CC2} = 2.7 \text{ V}$ : $$I_{CC1}(max) = 0.4 + 3.20E-02 \times f$$ (5) $$I_{CC2}(max) = 3.1 + 3.75E-02 \times f + 2.7E-03 \times f \times C_1$$ (6) #### **Typical Application (continued)** f is data rate of each channel measured in Mbps; $C_L$ is the capacitive load of each channel measured in pF; $I_{CC1}$ (maximum) and $I_{CC2}$ (max) are measured in mA. #### 9.2.2.1.2 Typical Supply Current Equations (Calculated for $T_A = 25$ °C and nominal Silicon process material). At $$V_{CC1} = V_{CC2} = 5 \text{ V}$$ : $$I_{CC1}(typical) = 0.5 + 4.40E-02 \times f$$ (7) $$I_{CC2}(typical) = 3 + 3.50E-02 \times f + 5.0E-03 \times f \times C_L$$ (8) At $V_{CC1} = V_{CC2} = 3.3 \text{ V}$ : $$I_{CC1}(typical) = 0.3 + 2.60E-02 \times f$$ (9) $$I_{CC2}(typical) = 2.4 + 2.25E-02 \times f + 3.3E-03 \times f \times C_{L}$$ (10) At $V_{CC1} = V_{CC2} = 2.7 \text{ V}$ : $$I_{CC1}(typical) = 0.15 + 2.10E-02 \times f$$ (11) $$I_{CC2}(typical) = 2.1 + 1.75E-02 \times f + 2.7E-03 \times f \times C_L$$ (12) f is Data Rate of each channel measured in Mbps; $C_L$ is the Capacitive Load of each channel measured in pF; $I_{CC1}(typ)$ and $I_{CC2}(typ)$ are measured in mA. Figure 19. ISO7420FCC Typical Circuit Hook-Up # **Typical Application (continued)** # 9.2.3 Application Curves Figure 20 shows the INA input on Channel 1 and OUTA output on Channel 2 of an oscilloscope. Figure 20. Typical Input and Output Waveforms #### 10 Power Supply Recommendations To ensure reliable operation at all data rates and supply voltages, a 0.1 $\mu$ F bypass capacitor is recommended at input and output supply pins ( $V_{CC1}$ and $V_{CC2}$ ). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 datasheet (SLLSEA0). #### 11 Layout #### 11.1 Layout Guidelines A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 21). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer. - Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link. - Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow. - Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100pF/in<sup>2</sup>. - Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias. If an additional supply voltage plane or signal layer is needed, add a second power / ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly. For detailed layout recommendations, see Application Note Digital Isolator Design Guide, SLLA284. #### 11.1.1 PCB Material For digital circuit boards operating below 150 Mbps, (or rise and fall times higher than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 epoxy-glass as PCB material. FR-4 (Flame Retardant 4) meets the requirements of Underwriters Laboratories UL94-V0, and is preferred over cheaper alternatives due to its lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and its self-extinguishing flammability-characteristics. #### 11.2 Layout Example Figure 21. Recommended Layer Stack #### 12 器件和文档支持 #### 12.1 文档支持 #### 12.1.1 相关文档 请参阅如下相关文档: - 《用于隔离电源的 SN6501 变压器驱动器》(SLLSEA0) - 《LVDS 应用和数据手册》(SLLD009) - 《数字隔离器设计指南》(文献编号: SLLA284) - 《隔离相关术语》(SLLA353) #### 12.2 社区资源 The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.3 商标 DeviceNet, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.4 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 #### 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 13 机械、封装和可订购信息 以下页面包括机械、封装和可订购信息。这些信息是指定器件的最新可用数据。这些数据发生变化时,我们可能不 会另行通知或修订此文档。如欲获取此产品说明书的浏览器版本,请参见左侧的导航栏。 #### PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | ISO7420FCCD | ACTIVE | SOIC | D | 8 | 75 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 7420FC | Samples | | ISO7420FCCDR | ACTIVE | SOIC | D | 8 | 2500 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 7420FC | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ISO7420FCCDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 #### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------| | Г | ISO7420FCCDR | SOIC | D | 8 | 2500 | 350.0 | 350.0 | 43.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 #### **TUBE** #### \*All dimensions are nominal | ſ | Device Package Name | | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | | |---|---------------------|---|--------------|------|-----|--------|--------|--------|--------|--| | I | ISO7420FCCD | D | SOIC | 8 | 75 | 505.46 | 6.76 | 3810 | 4 | | SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司