









**INA848** ZHCSOW3 - SEPTEMBER 2020

## INA848 具有 2000 固定增益的超低噪声 (1.5nV/\/Hz)、高带宽仪表放大器

## 1 特性

- ٠ 固定增益为 2000V/V
- 访问内部节点以进行过滤
- 超低噪声:1.5nV/√Hz 输入电压噪声(最大值)
- 精密超级 **B** 输入性能:
  - 低失调电压:35µV(最大值)
  - 低失调电压漂移: 0.45 µ V/°C(上限)
  - 低输入偏置电流:25nA(典型值)
  - 低增益漂移:5ppm/°C(最大值)
- 带宽: 2.8 MHz
- 压摆率:45 V/µs
- 共模抑制:132dB(最小值)
- 电源电压范围:
  - 单电源:8V至36V
  - 双电源: ±4 V 至 ±18V
- 额定温度范围:
  - 40°C 至 +125°C
- 封装:8 引脚 SOIC

#### 2 应用

- 外科手术设备
- 心电图 (ECG)
- 超声波扫描仪
- 半导体测试
- 数据采集 (DAQ)
- 振动分析



## 3 说明

INA848 是一款固定增益仪表放大器,针对高精度测量 (例如超小的快速差动输入信号)进行了优化。TI的 超 β 拓扑提供了非常低的输入偏置电流和电流噪声。 匹配良好的晶体管有助于实现非常低的失调电压和温 漂。匹配内部电阻器可在整个输入电压范围内产生 132dB 的较高共模抑制比,以及超低的增益漂移误差 5ppm/℃(最大值)。

INA848 的电流反馈拓扑可在固定增益为 2000 的情况 下产生 2.8MHz 的宽带宽,从而无需后续增益级。 1.3nV/ √ Hz 的超低本底噪声更大限度地降低了与高分 辨率模数转换器 (ADC) 对接时对等效位数 (ENOB) 的 影响。INA848 提供了在增益级(引脚 2 和 3)之间添 加滤波器的灵活性,可保持足够的信号完整性。

凭借这些独特的特性, INA848 成为要求高精度测量 (例如高端医疗仪器、脑电图、振动传感和位移测量) 的应用的理想选择。

该器件专为 8V 至 36V 单电源或 ±4V 至 ±18V 双电源 而设计。

嬰侊信自

| 器件型号 <sup>(1)</sup> | 封装       | 封装尺寸(标称值)       |  |  |
|---------------------|----------|-----------------|--|--|
| INA848              | SOIC (8) | 4.90mm × 3.91mm |  |  |

如需了解所有可用封装,请参阅数据表末尾的封装选项附录。 (1)







## **Table of Contents**

|   | 4+ 14.                               |   |
|---|--------------------------------------|---|
| 1 | 符任                                   | 1 |
| 2 | 应用                                   | 1 |
| 3 | 说明                                   | 1 |
| 4 | Revision History                     | 2 |
| 5 | Device Comparison Table              | 3 |
| 6 | Pin Configuration and Functions      | 3 |
| 7 | Specifications                       | 4 |
|   | 7.1 Absolute Maximum Ratings         | 4 |
|   | 7.2 ESD Ratings                      | 4 |
|   | 7.3 Recommended Operating Conditions | 4 |
|   | 7.4 Thermal Information              | 5 |
|   | 7.5 Electrical Characteristics       | 5 |
|   | 7.6 Typical Characteristics          | 7 |
| 8 | Detailed Description1                | 3 |
|   | 8.1 Overview                         | 3 |
|   | 8.2 Functional Block Diagram1        | 3 |
|   | 8.3 Feature Description1             | 4 |
|   |                                      |   |

| 8.4 Device Functional Modes                           | .16  |
|-------------------------------------------------------|------|
| 9 Application and Implementation                      | . 17 |
| 9.1 Application Information                           | . 17 |
| 9.2 Typical Application                               | . 19 |
| 10 Power Supply Recommendations                       | .23  |
| 11 Layout                                             | .23  |
| 11.1 Layout Guidelines                                | . 23 |
| 11.2 Layout Example                                   | . 24 |
| 12 Device and Documentation Support                   | .25  |
| 12.1 Documentation Support                            | . 25 |
| 12.2 Receiving Notification of Documentation Updates. | .25  |
| 12.3 支持资源                                             | .25  |
| 12.4 Trademarks                                       | .25  |
| 12.5 静电放电警告                                           | 25   |
| 12.6 术语表                                              | .25  |
| 13 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 25 |
|                                                       |      |

## **4 Revision History**

| DATE           | REVISION | NOTES           |
|----------------|----------|-----------------|
| September 2020 | *        | Initial release |

## **5** Device Comparison Table

| DEVICE | DESCRIPTION                                                                                                                                         |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| INA821 | 35- $\mu$ V V <sub>OS</sub> , 0.4 $\mu$ V/°C V <sub>OS</sub> drift, 7-nV/ $\checkmark$ Hz Noise, HighBandwidth, Precision Instrumentation Amplifier |
| INA819 | 35- $\mu$ V V <sub>OS</sub> , 0.4 $\mu$ V/°C V <sub>OS</sub> Drift, 8-nV/ $\checkmark$ Hz Noise, Low-Power, Precision Instrumentation Amplifier     |
| INA333 | 25- $\mu$ V V <sub>OS</sub> , 0.1 $\mu$ V/°C V <sub>OS</sub> drift, 1.8-V to 5-V, RRO, 50- $\mu$ A I <sub>Q</sub> , chopper-stabilized INA          |
| PGA280 | 20-mV to $\pm 10$ -V programmable gain IA with 3-V or 5-V differential output; analog supply up to $\pm 18$ V                                       |
| PGA112 | Precision programmable gain op amp with SPI                                                                                                         |

## **6** Pin Configuration and Functions



## 图 6-1. D Package, 8-Pin SOIC, Top View

#### **Pin Functions**

| PIN  |     | 1/0 | DESCRIPTION                                                         |  |
|------|-----|-----|---------------------------------------------------------------------|--|
| NAME | NO. | 1/0 | DESCRIPTION                                                         |  |
| - IN | 1   | I   | Negative (inverting) input                                          |  |
| +IN  | 4   | I   | Positive (noninverting) input                                       |  |
| OUT  | 7   | 0   | Output                                                              |  |
| - FL | 2   | I   | Negative Filter Terminal.                                           |  |
| +FL  | 3   | I   | Positive Filter Terminal.                                           |  |
| REF  | 6   | I   | Reference input. This pin must be driven by a low impedance source. |  |
| - VS | 5   |     | Negative supply                                                     |  |
| +VS  | 8   |     | Positive supply                                                     |  |

## 7 Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                      |                                                                             | MIN                      | MAX                      | UNIT |
|------------------|--------------------------------------|-----------------------------------------------------------------------------|--------------------------|--------------------------|------|
|                  |                                      | Single supply, $V_S = (+V_S)$                                               |                          | 40                       |      |
| Vs               | Supply voltage                       | Dual supply, V <sub>S</sub> = (+V <sub>S</sub> ) $-$ ( $-$ V <sub>S</sub> ) |                          | ±20                      | V    |
| V                | Signal input nine                    | Common Mode <sup>(2)</sup>                                                  | (-V <sub>S</sub> ) - 0.5 | (+V <sub>S</sub> ) + 0.5 | V    |
| V IN             |                                      | Differential <sup>(3)</sup>                                                 |                          | ±0.5                     | v    |
| V <sub>REF</sub> | VREF pin                             |                                                                             | (-V <sub>S</sub> ) - 0.5 | (+V <sub>S</sub> ) + 0.5 | V    |
| V <sub>FL</sub>  | Filter input pins +FL, - FL          |                                                                             | (-V <sub>S</sub> ) - 0.5 | (+V <sub>S</sub> ) + 0.5 | V    |
| Vo               | Signal output pins maximum voltage   |                                                                             | (-V <sub>S</sub> ) - 0.5 | (+V <sub>S</sub> ) + 0.5 | V    |
| I <sub>O</sub>   | Signal output pins maximum cu        | urrent                                                                      | - 50                     | 50                       | mA   |
| I <sub>S</sub>   | Output short-circuit <sup>(4)</sup>  |                                                                             | - 50                     | 50                       | mA   |
| T <sub>A</sub>   | Operating temperature <sup>(5)</sup> |                                                                             |                          | 125                      | °C   |
| TJ               | Junction temperature <sup>(5)</sup>  |                                                                             |                          | 175                      | °C   |
| T <sub>stg</sub> | Storage temperature                  |                                                                             |                          | 150                      | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Input terminals are diode-clamped to the power-supply rails. Input signals that swing more than 0.5 V beyond the supply rails must be current-limited to 10 mA or less.

(3) Input terminals are anti-parallel diode-clamped to each other. Input signals that cause differential voltages of swing more than ± 0.5 V must be current-limited to 10 mA or less.

(4) Short-circuit to  $V_S$  / 2.

(5) As a result of the quiescent current, a supply voltage and load-dependent self-heating of the device must be considered.

### 7.2 ESD Ratings

|        |                         |                                                                                | VALUE | UNIT |
|--------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V      | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | V    |
| V(ESD) | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                       |                                      | MIN  | MAX | UNIT |
|----------------|-----------------------|--------------------------------------|------|-----|------|
| M              | Supply voltage        | Single supply, $V_S = (+V_S)$        | 8    | 36  | V    |
| VS             | Supply voltage        | Dual supply, $V_S = (+V_S) - (-V_S)$ | ±4   | ±18 | v    |
| T <sub>A</sub> | Specified temperature |                                      | - 40 | 125 | °C   |



## 7.4 Thermal Information

|                        |                                              | INA848   |      |
|------------------------|----------------------------------------------|----------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | UNIT |
|                        |                                              | 8 PINS   |      |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance       | 119.6    | °C/W |
| R <sub>0 JC(top)</sub> | Junction-to-case (top) thermal resistance    | 66.3     | °C/W |
| R <sub>0 JB</sub>      | Junction-to-board thermal resistance         | 61.9     | °C/W |
| ΨJT                    | Junction-to-top characterization parameter   | 20.5     | °C/W |
| ψ <sub>JB</sub>        | Junction-to-board characterization parameter | 61.4     | °C/W |
| R <sub>0 JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A      | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 7.5 Electrical Characteristics

## at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15 V, R<sub>L</sub> = 10 k $\Omega$ , G = 2000 (fixed) and V<sub>REF</sub> = 0 V (unless otherwise noted)

|                 | PARAMETER                              | TEST CONDITIONS                                                                                        | MIN                           | TYP       | MAX                      | UNIT             |
|-----------------|----------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------|-----------|--------------------------|------------------|
| INPUT           |                                        |                                                                                                        |                               |           |                          |                  |
| V               | Innut offect veltage                   |                                                                                                        |                               | ±10       | ±35                      |                  |
| VOSI            | input onset voltage                    | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C^{(1)}$                                                   |                               |           | ±80                      | μv               |
|                 | Input offset voltage drift             | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$                                                         |                               | ±0.1      | ±0.45                    | µV/°C            |
| PSRR            | Power-supply rejection ratio           | $\pm 4 \text{ V} \leqslant (\text{V}_{\text{S}}) \leqslant \pm 18 \text{ V}$                           | 125                           | 150       |                          | dB               |
| Z <sub>in</sub> | Input impedance                        |                                                                                                        |                               | 1    7    |                          | G Ω    pF        |
|                 | RFI filter, - 3-dB<br>frequency        |                                                                                                        |                               | 250       |                          | MHz              |
| V <sub>CM</sub> | Operating input voltage <sup>(3)</sup> | $V_{S} = \pm 4 V \text{ to } \pm 18 V$                                                                 | ( - V <sub>S</sub> ) +<br>2.5 |           | (+V <sub>S</sub> ) - 2.5 | V                |
|                 |                                        | $V_{S} = \pm 4 \text{ V to } \pm 18 \text{ V}, T_{A} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$   |                               | See 图 7-9 |                          |                  |
| CMDD            | Common-mode rejection ratio            | At dc to 60 Hz, RTI<br>( $-$ V <sub>S</sub> ) + 2.5 V < V <sub>CM</sub> < (+V <sub>S</sub> ) $-$ 2.5 V | 132                           | 150       |                          |                  |
| CMRR            |                                        | At 50 kHz, RTI<br>( – V <sub>S</sub> ) + 2.5 V < V <sub>CM</sub> < (+V <sub>S</sub> ) – 2.5 V          |                               | 110       |                          | ав               |
| BIAS CI         | JRRENT                                 | 1                                                                                                      |                               |           |                          |                  |
| IB              | Input bias current                     | $V_{CM} = V_S / 2$                                                                                     |                               | 25        | 50                       | nA               |
|                 | Input bias current dift                | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$                                                         |                               | 40        |                          | pA/℃             |
| l <sub>os</sub> | Input offset current                   | $V_{CM} = V_S / 2$                                                                                     |                               | 2         | 10                       | nA               |
|                 | Input offset current drift             | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$                                                         |                               | 10        |                          | pA/℃             |
| NOISE           | /OLTAGE                                |                                                                                                        |                               |           |                          |                  |
|                 | Input voltago poiso                    | f = 1 kHz, $R_S = 0 \Omega$                                                                            |                               | 1.3       | 1.5 <sup>(2)</sup>       | nV/ $\sqrt{Hz}$  |
| eNI             | Input voltage hoise                    | $f_B$ = 0.1 Hz to 10 Hz, $R_S$ = 0 $\Omega$                                                            |                               | 55        |                          | nV <sub>PP</sub> |
| 1               | Input ourrent poice                    | f = 1 kHz                                                                                              |                               | 1.85      |                          | pA/ $\sqrt{Hz}$  |
| In              | Input current noise                    | f <sub>B</sub> = 0.1 Hz to 10 Hz                                                                       |                               | 75        |                          | pA <sub>PP</sub> |
| GAIN            |                                        |                                                                                                        |                               |           |                          |                  |
| G               | First stage gain                       |                                                                                                        |                               | 200       |                          | V/V              |
|                 | Subtractor stage gain                  |                                                                                                        |                               | 10        |                          | V/V              |
| GE              | Total gain error                       | V <sub>O</sub> = ±10 V                                                                                 |                               | 0.05      | 0.15 <sup>(1)</sup> (2)  | %                |
|                 | Total gain drift                       | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$                                                         |                               |           | 5 <sup>(1)</sup> (2)     | ppm/°C           |
|                 |                                        |                                                                                                        |                               |           | -                        |                  |



## 7.5 Electrical Characteristics (continued)

at T<sub>A</sub> = 25°C, V<sub>S</sub> = ±15 V, R<sub>L</sub> = 10 k $\Omega$ , G = 2000 (fixed) and V<sub>REF</sub> = 0 V (unless otherwise noted)

|                  | PARAMETER                           | TEST CONDITIONS                                                          | MIN                            | TYP   | MAX                          | UNIT |  |
|------------------|-------------------------------------|--------------------------------------------------------------------------|--------------------------------|-------|------------------------------|------|--|
|                  | Total gain nonlinearity             | V <sub>O</sub> = - 10 V to +10 V, no load                                |                                | 10    |                              | ppm  |  |
| THD+N            | Total harmonic distortion and noise | f = 20 kHz, V <sub>O</sub> = 10 V <sub>pp</sub>                          |                                | - 109 |                              | dBc  |  |
| HD2              | Second-order harmonic distortion    | f = 20 kHz, V <sub>O</sub> = 10 V <sub>pp</sub>                          |                                | - 112 |                              | dBc  |  |
| HD3              | Third-order harmonic distortion     | f = 20 kHz, V <sub>O</sub> = 10 V <sub>pp</sub>                          |                                | - 119 |                              | dBc  |  |
| THD+N            | Total harmonic distortion and noise | R <sub>L</sub> = 1 M Ω , f = 20 kHz, V <sub>O</sub> = 10 V <sub>pp</sub> |                                | - 111 |                              | dBc  |  |
| HD2              | Second-order harmonic distortion    | R <sub>L</sub> = 1 M Ω , f = 20 kHz, V <sub>O</sub> = 10 V <sub>pp</sub> |                                | - 117 |                              | dBc  |  |
| HD3              | Third-order harmonic distortion     | R <sub>L</sub> = 1 M Ω , f = 20 kHz, V <sub>O</sub> = 10 V <sub>pp</sub> |                                | - 118 |                              | dBc  |  |
| OUTPUT           | r                                   |                                                                          |                                |       |                              |      |  |
|                  | Output voltage swing                |                                                                          | ( - V <sub>S</sub> ) +<br>0.15 |       | (+V <sub>S</sub> ) -<br>0.15 | V    |  |
| CL               | Load capacitance                    | In stable condition                                                      |                                | 1000  |                              | pF   |  |
| I <sub>SC</sub>  | Short-circuit current               | Continuous to V <sub>S</sub> / 2                                         |                                | ±30   |                              | mA   |  |
| FREQUE           | INCY RESPONSE                       |                                                                          |                                |       | <b>i</b>                     |      |  |
| BW               | Bandwidth, - 3 dB                   |                                                                          |                                | 2.8   |                              | MHz  |  |
| SR               | Slew rate                           | V <sub>STEP</sub> = 10 V                                                 | 35 <sup>(1)</sup>              | 45    |                              | V/µs |  |
|                  | Cottling time                       | 0.01%, V <sub>STEP</sub> = 10 V                                          |                                | 0.5   | 5                            |      |  |
| IS               | Setuing time                        | 0.001%, V <sub>STEP</sub> = 10 V                                         |                                | 0.9   |                              | μs   |  |
| REFERE           | NCE INPUT                           |                                                                          |                                |       | L                            |      |  |
| R <sub>IN</sub>  | Input impedance                     |                                                                          |                                | 132   |                              | kΩ   |  |
| I <sub>IN</sub>  | Input current                       |                                                                          |                                | 6.5   |                              | μA   |  |
|                  | Reference input voltage             |                                                                          | - V <sub>S</sub>               |       | +V <sub>S</sub>              | V    |  |
|                  | Gain to output                      |                                                                          |                                | 1     |                              | V/V  |  |
|                  | Reference gain error                |                                                                          |                                | 0.01  |                              | %    |  |
| FILTER           | INPUTS                              |                                                                          |                                |       | I                            |      |  |
| R <sub>FIL</sub> | Input impedance, filter terminal    |                                                                          |                                | 6     |                              | kΩ   |  |
|                  | Voltage range, filter<br>terminal   |                                                                          | - V <sub>S</sub>               |       | +V <sub>S</sub>              | V    |  |
| POWER            | SUPPLY                              |                                                                          |                                |       |                              |      |  |
|                  |                                     | V <sub>IN</sub> = 0 V                                                    |                                | 6.2   | 6.6                          |      |  |
| lq               | Quiescent current                   | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                            |                                |       | 7.9                          | mA   |  |
|                  |                                     | $T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C$                         |                                |       | 8.8                          |      |  |

(1) Specified by characterization.

(2) Specified by design.(3) The input voltage rar

(3) The input voltage range depends on the common-mode voltage, differential voltage, gain, and reference voltage.



## 7.6 Typical Characteristics



INA848 ZHCSOW3 - SEPTEMBER 2020



## 7.6 Typical Characteristics (continued)





## 7.6 Typical Characteristics (continued)



INA848 ZHCSOW3 - SEPTEMBER 2020



## 7.6 Typical Characteristics (continued)





## 7.6 Typical Characteristics (continued)

at  $T_A = 25^{\circ}$ C,  $V_S = \pm 15$  V,  $R_L = 10$  k  $\Omega$ ,  $V_{REF} = 0$  V, and G = 2000 (unless otherwise noted)



INA848 ZHCSOW3 - SEPTEMBER 2020



## 7.6 Typical Characteristics (continued)





## 8 Detailed Description

#### 8.1 Overview

The INA848 is a monolithic precision instrumentation amplifier incorporating a current-feedback input stage and a four-resistor difference amplifier output stage. The differential input voltage is buffered by  $Q_1$  and  $Q_2$  and is forced across  $R_G$ , which causes a signal current to flow through  $R_G$ ,  $R_1$ , and  $R_2$ . The output difference amplifier (A<sub>3</sub>) removes the common-mode component of the input signal and refers the output signal to the REF pin. The V<sub>BE</sub> and voltage drop across  $R_1$  and  $R_2$  produce output voltages on  $A_1$  and  $A_2$  that are approximately 0.8 V lower than the input voltages.

In common instrumentation amplifiers, an external gain resistor is used to set the gain. However, this external gain resistor affects the gain drift due to the mismatch in tempertature coefficient between the external and internal resistors. The INA848 integrates the gain setting resistor with a fixed gain of 2000, thus matching the temperature drifts of the resistor network. This integration results in an total gain accuracy of 5 ppm/°C (maximum).

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Topology

The INA848 is designed with TI's modern bipolar process that features super-beta input transistors.

Traditional bipolar transistors feature excellent voltage noise and offset drift, but suffer a tradeoff in high input bias current and high input bias current noise.

TI's super-beta transistors offer the benefits of low voltage noise, low offset voltage drift with an additional improvement in reduction of the input bias current noise.

As shown in 🕅 8-1, the INA848 is designed with a current feedback input stage that is optimized for high bandwidth in high gains. The device consists of three operational amplifiers configured at the front with a gain stage that integrates the gain resistor. This input stage preamplifies the differential input signal at a gain of 200. The output stage with the difference amplifier provides additional amplification of a gain of 10.



图 8-1. Simplified Diagram of the INA848 With Gain and Output Equations



#### 8.3.2 Input Common-Mode Range

The typical three-op-amp topology gains up the input differential signal in the front stage and rejects the common-mode signals in the back end at the difference amplifier stage. The difficulty in particular is to excel driving high gains, and thus tiny input signals, and still be able to reject high common-mode signals. A low-noise instrumentation amplifier such as the INA848 is designed for such requirementsh, with the ability to measure the smallest input signals surrounded by noisy or large common-mode voltages.

The methodology here is achieved by splitting up the gain stages. The front end preamplifies the input signal at a gain of 200, and the difference amplifier further amplifiers at a gain of 10. The resulting advantage is that the common-mode range versus the differential signal is improved compared to single gain stage approach, as shown in  $\mathbb{E}$  8-2.



图 8-2. Input Common-Mode Voltage vs Output Voltage

The INA848 gives the super-beta input stage features very low input bias current as compared to standard bipolar technology. The low input bias current and current noise make the INA848 an excellent choice for high-performance applications. See  $\boxed{8}$  7-10 through  $\boxed{8}$  7-12 for reference.



#### 8.3.3 Input Protection

The inputs of the INA848 device are individually protected for voltages up to  $\pm 20$  V which is stated in  $\ddagger 7.1$ . If these rating cannot be met, additional protection circuitry must be considered at the input pins to minimize the current flowing in case of fault.

During an input overvoltage condition, current flows through the input protection diodes into the power supplies; see 8-3. If the power supplies are unable to sink current, then Zener diode clamps (ZD1 and ZD2) must be placed on the power supplies to provide a current pathway to ground.



#### 图 8-3. Input Current Path During an Overvoltage Condition

For an overvoltage condition, use an external resistor ( $R_{IN1}$ ,  $R_{IN2}$ ) to limit the current. The following equation gives the calculation for the protection resistors:

$$R_{IN1} = \frac{(V_{+IN}) - (+V_S)}{I_{MAX}}$$
(1)

where:

- V<sub>+IN</sub> is the maximum input voltage
- +V<sub>S</sub> is the positive supply rail
- I<sub>MAX</sub> is the maximum current allowed = 10 mA

Calclate  $R_{IN2}$  using the same method, substituting with V - IN, - V<sub>S</sub>, and - I<sub>MAX</sub>.

Any additional resistance to the input pins adds more noise to the system. For more details, see # 9.2.2.2.

### 8.4 Device Functional Modes

The INA848 has a single functional mode and is operational when the power supply voltage is greater than 4.5 V ( $\pm 2.25$  V). The maximum power-supply voltage for the INA848 is 36 V ( $\pm 18$  V).



## **9** Application and Implementation

Note

以下应用部分的信息不属于 TI 组件规范, TI 不担保其准确性和完整性。客户应负责确定 TI 组件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

#### 9.1 Application Information

#### 9.1.1 Filter Pin

The INA848 allows access between the two amplification stages. In applications surrounded from high input noise, adding filter stages can be of high benefit.  $\mathbb{E}$  9-1 and  $\mathbb{E}$  9-2 show two different filter scenarios that help filter out undesired differential signals.

#### 9.1.1.1 RC Filter Network

In environments where known high-frequency noise must be eliminated, use a low-pass filter containing a capacitor, and optionally, a resistor.



图 9-1. Low-pass Filter

The –3-dB cross frequency is determined given following equation:

$$f_{FL1} = \frac{1}{2\pi \cdot 6k\Omega \cdot C_{FL}}$$
(2)

Where 6 k $\Omega$  represents the internal resistor network. Use the Analog Engineer's Calculator for fast and easy bode plot visualization.

#### 9.1.1.2 RLC Filter Network

In environments where a known, narrow-frequency band must be attenuated, a series LC filter network can be added between the filter pins, as shown in  $\boxed{8}$  9-2. The connection adds to the internal resistor network, and results in a RLC filter network that is also commonly known as bandstop filter.



图 9-2. Bandstop Filter

Use 方程式 3 to calculate the middle frequency of the filter:

$$f_{FL2} = \frac{1}{2\pi \cdot \sqrt{(C_{FL} \cdot L_{FL})}}$$

Copyright © 2021 Texas Instruments Incorporated



In general, the width of the stopband is between one and two decades, meaning that the highest attenuation is between 10 to 100 around the middle frequency. This indication is commonly defined as the quality factor (Q factor) of the filter and is calculated by:

$$Q = \frac{1}{R} \cdot \sqrt{\frac{L_{FL}}{C_{FL}}}$$
(4)

The resistor is given by the internal resistor of 6 k $\Omega$ ; therefore, the damping factor of the filter can further be affected of the series resistance of the inductor L<sub>FL</sub>. For stable operation of the filter, choose an inductor in the range of 100  $\mu$ H.

#### 9.1.2 Input Bias Current Return Path

The input impedance of the INA848 is extremely high (approximately 100 G  $\Omega$ ). However, a path must be provided for the input bias current of both inputs. This input bias current is typically 25 nA. High input impedance means that this input bias current changes little with varying input voltage.

Input circuitry must provide a path for this input bias current for proper operation. [m] 9-3 shows various provisions for an input bias current path. Without a bias current path, the inputs float to a potential that exceeds the common-mode range of the INA848, and the input amplifiers saturate. If the differential source resistance is low, the bias current return path connects to one input (as shown in the thermocouple example in [m] 9-3). With a higher source impedance, using two equal resistors provides a balanced input with possible advantages of a lower input offset voltage as a result of bias current, and better high-frequency common-mode rejection.



NOTE: Center tap in the transformer provides bias current return.

#### 图 9-3. Providing an Input Common-Mode Current Path



## 9.2 Typical Application

图 9-4 shows a typical application for the INA848.



图 9-4. Sensor Conditioning ( $V_{DIFF}$  < 5 mV,  $V_{S\pm}$  = 15 V)

#### 9.2.1 Design Requirements

For this application, the design requirements are:

- Differential input signal of V<sub>DIFF</sub> = 2.5 mV
- Common-mode input voltage of V<sub>CM</sub> = 10 V
- Power-supply voltage of V<sub>S</sub> = ± 15 V
- Reference voltage buffered to V<sub>REF</sub> = 2.5 V
- Output range within 0 V to 5 V
- First-order filter stage with –3-dB frequency of 27 kHz



#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Reference Pin

The output voltage of the INA848 is developed with respect to the voltage on the reference pin (REF.)

The voltage source applied to the reference pin of the INA848 must have a low output impedance ( $R_{REF} > 5 \Omega$ ). Any additional resistance at the reference pin creates an imbalance in the four resistors of the internal difference amplifier, resulting in degraded common-mode rejection ratio (CMRR).

Voltage reference devices are an excellent option for providing a low-impedance voltage source for the reference pin. However, if a resistor voltage divider generates a reference voltage, the divider must be buffered by an op amp, as shown in 🛛 9-5, to avoid CMRR degradation.



#### 图 9-5. Buffer to drive the Reference Voltage

Often in dual-supply operation, the reference pin connects to the low-impedance system ground. The degradation effect of common-mode rejection ratio is thus neglegible as long as the output voltage ( $V_{OUT}$ ) is referred to the reference pin (REF).

In single-supply operation, the output signal is offset to a precise midsupply level (for example, 2.5 V in a 5-V supply environment). In applications where the output voltage is offset to a reference voltage but referred to system ground, the degradation effect of common-mode rejection ratio must be considered.



#### 9.2.2.2 Noise Analysis

Low-noise instrumentation amplifiers such as the INA848 are designed to serve stringent and sensitive applications, such as surgical tools, microphones or other precision monitoring systems. A througough noise analysis is a key element in the design process.

TI's super-beta transistors offer the benefits of low voltage noise and low current noise, thus allowing the INA848 excellent noise performance.

图 9-6 shows a simplified noise model including the gain stages of the INA848.



图 9-6. Simplified Noise Model

To get the total input-referred noise,  $e_{ni}$ , consider the source resistance seen by the positive and negative input pins of the instrumentation amplifier. The key elements that must be considered for a noise analysis in an instrumenation amplifier are:

- Current noise density  $i_{ni1}$  of the INA, see  $\ddagger$  7.5
- Voltage noise denisty  $e_{ni1}$  of the INA, see  $\ddagger$  7.5
- Voltage noise density caused by source resistance inix Rin
- Resistor noise from source resistance  $e_{nRin}$  , given by:  $\sqrt{Rin}$  × 4.04 nV/  $\sqrt{Hz}$
- Reference voltage noise enref

The noise sources are uncorrelated (that is, the noise signal is unpredictable). The result of multiple uncorrelated noise sources is the square root of the sum of their squares (RSS). Thus, the total RTI noise density,  $e_{ni}$ , in  $nV/\sqrt{Hz}$  can be derived from the following equation:

$$e_{ni} = \sqrt{e_{ni1}^{2} + e_{n(Rin)}^{2} + (i_{ni1} \cdot R_{in})^{2} + (\frac{e_{n(REF)}}{G1})^{2}}$$

(5)



#### 9.2.2.2.1 Reference Voltage Noise Contribution

图 9-7 shows the noise model of the reference buffer circuit given by 图 9-5 using the OPA197 amplifier.

To compute the total noise for the reference buffer circuit, consider the thermal noise of the divider (that is a parallel network from noise perspective), the amplifier voltage noise (that is,  $e_{nOPA} = 5.5 \text{ nV}/ \sqrt{\text{Hz}}$ ), and the voltage noise developed from the current noise of the amplifier (that is,  $i_{nOPA} = 1.5 \text{ fA}/ \sqrt{\text{Hz}}$ ) through the divider.



#### 图 9-7. Reference Voltage Noise Model

Thus the total reference noise can be derived from following equation:

$$e_{n(REF)} = \sqrt{e_{nOPA}^{2} + (\sqrt{R} \cdot 4.04 \text{ nV}/\sqrt{Hz})^{2} + (i_{nOPA} \cdot R)^{2}}$$
(6)

The reference noise is divided by the first gain stage of 200 at the INA848 to compute the input-referred noise. For reference noise less than 80 nV/  $\sqrt{Hz}$ , this contribution can be neglected in the analysis. The given example results in a total reference noise of 29 nV/  $\sqrt{Hz}$ , and thus is neglected.

#### 9.2.3 Application Curves

From 🕅 9-6, the source resistance is shown to be one main contributor. 🕅 9-8 plots all the individual noise contributors depending on the source resistance. The reference voltage noise is neglegible.



图 9-8. Noise Density vs Source Resistance

If the source resistance is below 20  $\Omega$ , the voltage noise of the INA (typically 1.3 nV/  $\sqrt{Hz}$ ) is dominating. If the source resistance is increasing (> 20  $\Omega$ ) the thermal noise of the source resistance is dominating. At this point the low-noise advantage of the INA848 does not provide additional value. In applications with even higher source resistance (> 1 k $\Omega$ ), the current noise of the INA starts to dominate, and thus, should be optimized.



## 10 Power Supply Recommendations

The nominal performance of the INA848 is specified with a supply voltage of  $\pm 15$  V and midsupply reference voltage. The device operates using power supplies from  $\pm 4$  V (8 V) to  $\pm 18$  V (36 V) and non-midsupply reference voltages with excellent performance.

#### CAUTION

Supply voltages higher than 40 V ( $\pm$ 20 V) can permanently damage the device. Parameters that vary over supply voltage or temperature are shown in # 7.6 of this data sheet.

#### 11 Layout

#### **11.1 Layout Guidelines**

For best operational performance of the device, use good PCB layout practices, including:

- Take care to make sure that both input paths are well-matched for source impedance and capacitance to avoid converting common-mode signals into differential signals.
- Noise propagates into analog circuitry through the power pins of the circuit as a whole and of the device. Bypass capacitors reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from +VS to ground is applicable for singlesupply applications.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If
  these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better than in
  parallel with the noisy trace.
- Place the external components (filter components, load) as close to the device as possible.
- Use ground layer to minimize the parasitic inductance of the board.
- Keep the traces as short as possible.



## 11.2 Layout Example



图 11-1. Example Schematic and Associated PCB Layout (inductors and capacitors shown on FL pins are optional)



## 12 Device and Documentation Support

#### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, REF50xx Low-Noise, Very Low Drift, Precision Voltage Reference
- Texas Instruments, OPA191 Low-Power, Precision, 36-V, e-trim CMOS Amplifier
- Texas Instruments, TINA-TI software folder
- Texas Instruments, INA Common-Mode Range Calculator

#### **12.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 支持资源

TI E2E<sup>™</sup> 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解 答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

## 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 12.5 静电放电警告



静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。

ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

#### 12.6 术语表

TI 术语表 本术语表列出并解释了术语、首字母缩略词和定义。

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| INA848ID         | ACTIVE        | SOIC         | D                  | 8    | 75             | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | INA848                  | Samples |
| INA848IDR        | ACTIVE        | SOIC         | D                  | 8    | 2500           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -40 to 125   | INA848                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## PACKAGE OPTION ADDENDUM

28-Sep-2021



Texas

www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



|--|

| Device    | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA848IDR | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Jun-2022



\*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA848IDR | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |

## TEXAS INSTRUMENTS

www.ti.com

3-Jun-2022

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------|--------------|--------------|------|-----|--------|--------|--------|--------|
| INA848ID | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |

# D0008A



# **PACKAGE OUTLINE**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司