INA250-Q1 ZHCSFO8C - JULY 2016 - REVISED SEPTEMBER 2023 # INA250-Q1 符合 AEC-Q100 标准、具有集成分流电阻的 36V 双向精密电流检测 放大器 # 1 特性 - 符合汽车应用要求 - 具有符合 AEC-Q100 标准的下列特性: - 器件温度 1 级: -40°C 至 +125°C 环境温度范 - 器件 HBM ESD 分类等级 2 - 器件 CDM ESD 分类等级 C5 - 功能安全型 - 可提供用于功能安全系统设计的文档 - 集成精密分流电阻: - 分流电阻: 2mΩ - 分流电阻容差: 0.1%(最大值) - 15A 持续电流 (-40°C 至 +85°C) - 0°C 至 +125°C 温度系数: 10ppm/°C - 高精度: - 增益误差(分流和放大器):0.3%(最大值) - 失调电流:50mA(最大值,INA250A2-Q1) - 四种增益可供选择: - INA250A1-Q1: 200mV/A - INA250A2-Q1: 500mV/A - INA250A3-Q1: 800mV/A INA250A4-Q1 : 2V/A - 宽共模范围: -0.1V 至 36V - 额定工作温度: 40°C 至 +125°C ## 2 应用 - 车身控制模块 - 直流/直流转换器 - 电池管理系统 - 引擎控制系统 - 悬架系统 ## 3 说明 INA250-Q1 是符合汽车级标准的电压输出、电流检测 放大器系列,其集成了一个内部精密分流电阻,能够在 OV 至 36V 共模电压范围上实现高精度电流测量,并且 与电源电压无关。 INA250-Q1 系列提供四种输出电压级别: 200mV/A、 500mV/A、800mV/A 和 2V/A。该器件已经过全面测 试,在+125°C最高温度下的额定连续电流高达10A。 INA250-Q1 器件由 2.7V 至 36V 的单电源供电,最大 供电电流为 300µA。INA250-Q1 的所有增益版本均在 扩展级运行温度范围 (-40°C 至 +125°C) 内额定运 行,并且采用薄型小外形尺寸 (TSSOP)-16 封装。 ## 器件信息 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 <sup>(2)</sup> | | | |-----------|-------------------|---------------------|--|--| | INA250-Q1 | PW ( TSSOP , 16 ) | 5.00mm x 6.40mm | | | - 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 (1) - 封装尺寸(长×宽)为标称值,并包括引脚(如适用)。 (2) 简化原理图 # **Table of Contents** | 1 特性 1 | 7.4 Device Functional Modes | 16 | |---------------------------------------|-----------------------------------------|------------------| | 2 应用 | 8 Applications and Implementation | <mark>2</mark> 0 | | - <u>一, 1</u><br>3 说明 | 8.1 Application Information | 20 | | 4 Revision History | 8.2 Typical Applications | 20 | | 5 Pin Configuration and Functions3 | 8.3 Power Supply Recommendations | <mark>24</mark> | | 6 Specifications4 | 8.4 Layout | 24 | | 6.1 Absolute Maximum Ratings4 | 9 Device and Documentation Support | <mark>27</mark> | | 6.2 ESD Ratings | 9.1 Documentation Support | <mark>27</mark> | | 6.3 Recommended Operating Conditions4 | 9.2 接收文档更新通知 | <mark>27</mark> | | 6.4 Thermal Information | 9.3 支持资源 | <mark>27</mark> | | 6.5 Electrical Characteristics | 9.4 Trademarks | | | 6.6 Typical Characteristics8 | 9.5 静电放电警告 | 27 | | 7 Detailed Description13 | 9.6 术语表 | | | 7.1 Overview | 10 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram13 | Information | 28 | | 7.3 Feature Description13 | | | | 1 | | | # **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 | Changes from Revision B (April 2020) to Revision C (September 2023) | Page | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | 更改了整个文档中的表格、图和交叉参考的编号格式 将器件信息 表更改为封装信息 | | | • Changed the Shunt resistance (SH+ to SH -) minimum value for use as stand-alone resistor from 1.8 mΩ in the Electrical Characteristics table | : 1.9 m $\Omega$ to | | <ul> <li>Changed the Shunt resistance (SH+ to SH -) minimum value for use as stand-alone resistor from<br/>2.2 mΩ in the Electrical Characteristics table.</li> </ul> | : $2.1~\text{m}\Omega$ to | | Changes from Revision A (November 2016) to Revision B (April 2020) | Page | | • 添加了"功能安全型"信息 | 1 | | Changes from Revision * (July 2016) to Revision A (November 2016) | Page | | • 将文档状态从"产品预发布"更改为"量产数据" | 1 | | Changed maximum charged-device model ESD value from ±750 to ±1000 | 4 | | Changed maximum I <sub>B</sub> values in the <i>Electrical Characteristics</i> table from ±35 to ±40 | 6 | # **5 Pin Configuration and Functions** 图 5-1. PW Package 16-Pin TSSOP Top View 表 5-1. Pin Functions | PIN I/O | | 1/0 | DESCRIPTION | | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------|--| | | | | | | | GND | 6, 8, 11 | Analog | Ground | | | IN - | 1, 2, 3 | Analog input | Connect to load | | | IN+ | 14, 15, 16 | Analog input | Connect to supply | | | OUT | 9 | Analog output | Output voltage | | | REF | 7 | Analog input | Reference voltage, 0 V to VS (up to 18 V) | | | SH- | 4 Analog output Kelvin connection to internal shunt. Connect to VIN - if no filtering is needed. See 图 7-4 for filter recommendations. | | | | | SH+ 13 Analog output | | Analog output | Kelvin connection to internal shunt. Connect to VIN+ if no filtering is needed. See 🛚 7-4 for filter recommendations. | | | VIN - | 5 | Analog input | Voltage input from load side of shunt resistor. | | | VIN+ | 12 | Analog input | Voltage input from supply side of shunt resistor. | | | VS | VS 10 Analog Device power supply, 2.7 V to 36 V | | Device power supply, 2.7 V to 36 V | | # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------------------|--------------------------------------------------------|-----------|---------------------|------| | Supply voltage (VS) | | | 40 | V | | Analog input current | Continuous current | | ±15 | A | | Analog inputs (IN+, IN - ) | Common-mode | GND - 0.3 | 40 | V | | Analog inputs (VINL VINL ) | Common-mode | GND - 0.3 | 40 | V | | Analog inputs (VIN+, VIN - ) | Differential (V <sub>IN+</sub> ) - (V <sub>IN-</sub> ) | - 40 | 40 | v | | Analog inputs (REF) | | GND - 0.3 | VS + 0.3 | V | | Analog outputs (SH+, SH - ) | Common-mode | GND - 0.3 | 40 | V | | Analog outputs (OUT) | | GND - 0.3 | (VS + 0.3) up to 18 | V | | | Operating, T <sub>A</sub> | - 55 | 150 | | | Temperature | Junction, T <sub>J</sub> | | 150 | °C | | | Storage, T <sub>stg</sub> | - 65 | 150 | | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Lieutostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±1000 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. # **6.3 Recommended Operating Conditions** | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------|------|-----|-----|------| | V <sub>CM</sub> | Common-mode input voltage | 0 | | 36 | V | | VS | Operating supply voltage | 2.7 | | 36 | V | | T <sub>A</sub> | Operating free-air temperature | - 40 | | 125 | °C | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## **6.4 Thermal Information** | | | INA250-Q1 | | |------------------------|----------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> | | UNIT | | | | 16 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 104.4 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 42.3 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 48.5 | °C/W | | ΨJT | Junction-to-top characterization parameter | 4.5 | °C/W | | ψ ЈВ | Junction-to-board characterization parameter | 48 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics (SPRA953). # **6.5 Electrical Characteristics** at $T_A = 25$ °C, VS = 5 V, $V_{IN+} = 12$ V, $V_{REF} = 2.5$ V, $I_{SENSE} = IN+ = 0$ A, unless otherwise noted. | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------|---------|---------------|------------| | INPUT | | | | | | | | V <sub>CM</sub> | Common-mode input range | | - 0.1 | | 36 | V | | | | INA250A1-Q1, $V_{IN+} = 0 \text{ V to } 36 \text{ V},$<br>$T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | 94 | 102 | | dB | | CMD | | INA250A2-Q1, $V_{IN+} = 0 \text{ V to } 36 \text{ V}$ ,<br>$T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 97 | 110 | | | | CMR | Common-mode rejection | INA250A3-Q1, $V_{IN+} = 0 \text{ V to } 36 \text{ V}$ ,<br>$T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ | 106 | 114 | | | | | | INA250A4-Q1, $V_{IN+} = 0 \text{ V to } 36 \text{ V}$ , $T_A = -40^{\circ}\text{C}$ to 125°C | 108 | 118 | | | | | | INA250A1-Q1, I <sub>SENSE</sub> = 0 A | | ±15 | ±100 | | | | Offset current PTI(1) | INA250A2-Q1, I <sub>SENSE</sub> = 0 A | | ±12.5 | ±50 | m۸ | | los | Offset current, RTI <sup>(1)</sup> | INA250A3-Q1, I <sub>SENSE</sub> = 0 A | | ±5 | ±30 | - mA | | | | INA250A4-Q1, I <sub>SENSE</sub> = 0 A | | ±5 | ±20 | | | dl <sub>OS</sub> /dT | RTI versus temperature | T <sub>A</sub> = -40°C to 125°C | | 25 | 250 | μ A/°C | | PSR | | VS = 2.7 V to 36 V, T <sub>A</sub> = -40°C to 125°C | | ±0.03 | ±1 | mA/V | | I <sub>B</sub> | Input bias current | I <sub>B+</sub> , I <sub>B-</sub> , I <sub>SENSE</sub> = 0 A | | ±28 | ±40 | μ <b>A</b> | | V <sub>REF</sub> | Reference input range <sup>(3)</sup> | | 0 | | (VS) up to 18 | V | | SHUNT F | RESISTOR <sup>(5)</sup> | | 1 | | | | | R <sub>SHUNT</sub> | Shunt resistance | Equivalent resistance when used with onboard amplifier | 1.998 | 2 | 2.002 | mΩ | | | (SH+ to SH - ) | Used as stand-alone resistor <sup>(7)</sup> | 1.8 | 2 | 2.2 | <br> - | | | Package resistance | IN+ to IN - | | 4.5 | | mΩ | | | | T <sub>A</sub> = -40°C to 125°C | | 15 | | | | | Resistor temperature coefficient | T <sub>A</sub> = -40°C to 0°C | | 50 | | ppm/°C | | | occinioient. | T <sub>A</sub> = 0°C to 125°C | | 10 | | | | I <sub>SENSE</sub> | Maximum continuous current <sup>(4)</sup> | T <sub>A</sub> = -40°C to 85°C | | | ±15 | Α | | | Shunt short time overload | I <sub>SENSE</sub> = 30 A for 5 seconds | | ±0.05% | | | | | Shunt thermal shock | - 65°C to 150°C, 500 cycles | | ±0.1% | | | | | Shunt resistance to solder heat | 260°C solder, 10 s | | ±0.1% | | | | | Shunt high temperature exposure | 1000 hours, T <sub>A</sub> = 150°C | | ±0.15% | | | | | Shunt cold temperature storage | 24 hours, T <sub>A</sub> = -65°C | | ±0.025% | | | at $T_A = 25$ °C, $V_S = 5$ V, $V_{IN+} = 12$ V, $V_{REF} = 2.5$ V, $I_{SENSE} = IN+ = 0$ A, unless otherwise noted. | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |-------|----------------------------------|------------------------------------------------------------------------|------|--------------------------|--------------------------|-------------------| | OUTPL | JT | | | | | | | | | INA250A1-Q1 | | 200 | | | | _ | | INA250A2-Q1 | | 500 | | mV/A | | G | Gain | INA250A3-Q1 | | 800 | | | | | | INA250A4-Q1 | | 2 | | V/A | | | | I <sub>SENSE</sub> = - 10 A to 10 A, T <sub>A</sub> = 25°C | | ±0.05% | ±0.3% | | | | System gain error <sup>(6)</sup> | I <sub>SENSE</sub> = -10 A to 10 A,<br>T <sub>A</sub> = -40°C to 125°C | | | ±0.75% | | | | | T <sub>A</sub> = -40°C to 125°C | | | 45 | ppm/°C | | | Nonlinearity error | I <sub>SENSE</sub> = 0.5 A to 10 A | | ±0.03% | | | | Ro | Output impedance | | | 1.5 | | Ω | | | Maximum capacitive load | No sustained oscillation | | 1 | | nF | | VOLTA | GE OUTPUT <sup>(2)</sup> | | | | | | | | Swing to VS power-supply rail | R <sub>L</sub> = 10 kΩ to GND | | (VS) - 0.1 | (VS) - 0.2 | V | | | Swing to GND | $R_L$ = 10 k $\Omega$ to GND | | (V <sub>GND</sub> ) + 25 | (V <sub>GND</sub> ) + 50 | mV | | FREQU | JENCY RESPONSE | | | | | | | | | INA250A1-Q1, C <sub>L</sub> = 10 pF | | 50 | | kHz | | BW | Donata dalla | INA250A2-Q1, C <sub>L</sub> = 10 pF | | 50 | | | | DVV | Bandwidth | INA250A3-Q1, C <sub>L</sub> = 10 pF | | 35 | | | | | | INA250A4-Q1, C <sub>L</sub> = 10 pF | | 11 | | | | SR | Slew rate | C <sub>L</sub> = 10 pF | | 0.2 | | V/μs | | NOISE | , RTI <sup>(1)</sup> | | | | | | | | | INA250A1-Q1 | | 51 | | | | | Valtana maiaa damaitu | INA250A2-Q1 | | 35 | | ># / <del> </del> | | | Voltage noise density | INA250A3-Q1 | | 37 | | nV/ √ Hz | | | | INA250A4-Q1 | | 27 | | | | POWE | R SUPPLY | | | | | | | VS | Operating voltage range | | 2.7 | | 36 | V | | IQ | Quiescent current | T <sub>A</sub> = -40°C to 125°C | | 200 | 300 | μ <b>А</b> | | TEMPE | RATURE RANGE | | | | | | | | Specified range | | - 40 | | 125 | °C | | | | | 1 | | | | - (1) RTI = referred-to-input. - (2) See Output Voltage Swing vs Output Current (图 6-19). - (3) The supply voltage range maximum is 36 V, but the reference voltage cannot be higher than 18 V. - (4) See 🛚 7-1 and the *Layout* section for additional information on the current derating and layout recommendations to improve the current handling capability of the device at higher temperatures. - (5) See the Integrated Shunt Resistor section for additional information regarding the integrated current-sensing resistor. - (6) System gain error includes amplifier gain error and the integrated sense resistor tolerance. System gain error does not include the stress related characteristics of the integrated sense resistor. These characteristics are described in the *Shunt Resistor* section of the *Electrical Characteristics* table. - (7) The internal shunt resistor is intended to be used with the internal amplifier and is not intended to be used as a stand-alone resistor. See the *Integrated Shunt Resistor* section for more information. # **6.6 Typical Characteristics** at $T_A$ = 25°C, VS = 5 V, $V_{IN+}$ = 12 V, $V_{REF}$ = 2.5 V, $I_{SENSE}$ = IN+ = 0 A, unless otherwise noted. 图 6-13. System Gain Error vs Temperature System gain error = R<sub>SHUNT</sub> error + amplifier gain error, load current = 10 A # 图 6-14. System Gain Error Distribution 图 6-15. Amplifier Gain Error vs Temperature 图 6-16. Amplifier Gain vs Frequency $V_{CM}$ = 12 V, $V_{REF}$ = 2.5 V, $I_{SENSE}$ = 0 A, VS = 5 V + 250-mV sine disturbance 图 6-17. Power-Supply Rejection vs Frequency 图 6-18. Common-Mode Rejection vs Frequency 图 6-23. Quiescent Current vs Temperature VS = 5 V, $V_{CM} = 0 V$ , $I_{SENSE} = 0 A$ Input = VIN+, $V_{REF}$ = 2.5 V 图 6-28. Common-Mode Transient Response 图 6-29. Start-Up Response # 7 Detailed Description ### 7.1 Overview The INA250-Q1 features a 2-m $\Omega$ , precision, current-sensing resistor and a 36-V common-mode, zero-drift topology, precision, current-sensing amplifier integrated into a single package. High precision measurements are enabled through the matching of the shunt resistor value and the current-sensing amplifier gain providing a highly-accurate, system-calibrated solution. Multiple gain versions are available to allow for the optimization of the desired full-scale output voltage based on the target current range expected in the application. ## 7.2 Functional Block Diagram #### 7.3 Feature Description ## 7.3.1 Integrated Shunt Resistor The INA250-Q1 features a precise, low-drift, current-sensing resistor to allow for precision measurements over the entire specified temperature range of - 40°C to +125°C. The integrated current-sensing resistor ensures measurement stability overtemperature and improves layout and board constraint difficulties common in high precision measurements. The onboard current-sensing resistor is designed as a 4-wire (or Kelvin) connected resistor that enables accurate measurements through a force-sense connection. Connecting the amplifier inputs pins (VIN - and VIN+) to the sense pins of the shunt resistor (SH - and SH+) eliminates many of the parasitic impedances commonly found in typical very-low sensing-resistor level measurements. Although the sense connection of the current-sensing resistor may be accessed through the SH+ and SH - pins, this resistor is not intended to be used as a stand-alone component. The INA250-Q1 device is system-calibrated to ensure that the current-sensing resistor and current-sensing amplifier are both precisely matched to one another. Using the shunt resistor without the onboard amplifier results in a current-sensing resistor tolerance of approximately 5%. To achieve the optimized system gain specification, the onboard sensing resistor must be used with the internal current-sensing amplifier. The INA250-Q1 has approximately 4.5-m $\Omega$ of package resistance. 2 m $\Omega$ of this total package resistance is a precisely-controlled resistance from the Kelvin-connected current-sensing resistor used by the amplifier. The power dissipation requirements of the system and package are based on the total 4.5-m $\Omega$ package resistance between the IN+ and IN - pins. The heat dissipated across the package when current flows through the device ultimately determines the maximum current that may be safely handled by the package. The current consumption of the silicon is relatively low, leaving the total package resistance carrying the high load current as the primary contributor to the total power dissipation of the package. The maximum safe-operating current level ensures that the heat dissipated across the package is limited so that the resistor and the package are not damaged, and the internal junction temperature of the silicon does not exceed a +150°C limit. External factors (such as ambient temperature, external air flow, and PCB layout) may contribute to how effectively the heat developed from the current flowing through the total package resistance may be removed from the device. Under the conditions of no air flow, a maximum ambient temperature of +85°C, and 1-oz. copper input power planes, the INA250-Q1 device can accommodate continuous current levels up to 15 A. As shown in 7-1, the current handling capability is derated at temperatures above the +85°C level with safe operation up to 10 A at a +125°C ambient temperature. With air flow and larger 2-oz. copper input power planes, the INA250-Q1 may safely accommodate continuous current levels up to 15 A over the entire - 40°C to +125°C temperature range. 图 7-1. Maximum Current vs Temperature #### 7.3.2 Short-Circuit Duration The INA250-Q1 features a physical shunt resistance that can withstand current levels higher than the continuous handling limit of 15 A without sustaining damage to the current-sensing resistor or the current-sensing amplifier if the excursions are brief. 7-2 shows the short-circuit duration curve for the INA250-Q1. 图 7-2. Short-Circuit Duration #### 7.3.3 Temperature Stability System calibration is common for many industrial applications to eliminate initial component and system-level errors that may be present. A system-level calibration may reduce the initial accuracy requirement for many of the individual components because the calibration procedure eliminates these errors associated with the components Performing this calibration may enable precision measurements at the system calibration temperature, but as the system temperature changes as a result of external ambient changes or self heating, Product Folder Links: INA250-Q1 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated measurement errors are reintroduced. Without using accurate temperature compensation in addition to the initial adjustment, the calibration procedure is ineffective in accounting for these temperature-induced changes. One of the primary benefits of the very-low-temperature coefficient of the INA250-Q1(including the integrated current-sensing resistor and current-sensing amplifier) is that the device measurement remains highly accurate, even when the temperature changes throughout the specified temperature range. The drift performance of the integrated current-sensing resistor is shown in 7-3. Although several temperature ranges are specified in the *Electrical Characteristics* table, applications operating in ranges other than those described may use 7-3 to determine how much variance in the shunt resistor value may be expected. As with any resistive element, the tolerance of the component varies when exposed to different temperature conditions. For the current-sensing resistor integrated in the INA250-Q1, the resistor varies more when operating in temperatures ranging from − 40°C to 0°C than when operating in ranges from 0°C to +125°C. However, even in the −40°C to 0°C temperature range, the drift is still low at 25 ppm/°C. 图 7-3. Sensing Resistor vs Temperature An additional aspect to consider is that when current flows through the current-sensing resistor, power dissipates across this component. This dissipated power results in an increase in the internal temperature of the package, including the integrated sensing resistor. This resistor self-heating effect results in an increase of the resistor temperature helping to move the component out of the colder, wider drift temperature region. #### 7.4 Device Functional Modes ## 7.4.1 Amplifier Operation The INA250-Q1 current-sense amplifier may be configured to measure both unidirectional and bidirectional currents through the reference voltage level applied to the reference pin (REF). The reference voltage connected to REF sets the output level that corresponds with a zero input current condition. For unidirectional operation, tie the REF pin to ground so that when the current increases, the output signal also increases upwards from this reference voltage (or ground in this case). For bidirectional currents, an external voltage source may be used as the reference voltage connected to the REF pin to bias up the output. Set the reference voltage to enable sufficient range above and below this level based on the expected current range to be measured. Positive currents result in an output signal that increases from the zero-current output level set by the reference voltage, whereas negative currents result in an output signal that decreases. Equation 1 shows the amplifier transfer function for both unidirectional and bidirectional amplifiers: $$V_{OUT} = (I_{LOAD} \times GAIN) + V_{REF}$$ (1) #### where: - I<sub>LOAD</sub> is the current being measured passing through the internal shunt resistor, - · GAIN is the corresponding gain (mA/V) of the selected device, and - V<sub>REF</sub> is the voltage applied to the REF pin As with any difference amplifier, the INA250-Q1 common-mode rejection ratio is affected by any impedance present at the REF input. This concern is not a problem when the REF pin is connected directly to a reference or power supply. When using resistive dividers from a power supply or a reference voltage, buffer the REF pin with an op amp. #### 7.4.2 Input Filtering An obvious and straightforward location for filtering is at the device output; however, this location negates the advantage of the low output impedance of the output stage buffer. The input then represents the best location for implementing external filtering. 🛭 7-4 shows the typical implementation of the input filter for the device. 图 7-4. Input Filter However, the addition of external series resistance at the input pins to the amplifier creates an additional error in the measurement. If possible, keep the value of these series resistors to 10 $\Omega$ or less to reduce the affect to accuracy. The internal bias network illustrated in $\mathbb{Z}$ 7-4 at the input pins creates a mismatch in input bias currents when a differential voltage is applied between the input pins, as shown in $\mathbb{Z}$ 7-5. 图 7-5. Input Bias Current vs Differential Input Voltage #### 7.4.2.1 Calculating Gain Error Resulting from External Filter Resistance The amount of variance between the differential voltage present at the device input relative to the voltage developed at the shunt resistor is based both on the external series resistance value as well as the internal input resistors, $R_{\text{INT}}$ , as shown in 27-4. The reduction of the shunt voltage reaching the device input pins appears as a gain error when comparing the output voltage relative to the voltage across the shunt resistor. A factor may be calculated to determine the amount of gain error that is introduced by the addition of external series resistance. 52 calculates the expected deviation from the shunt voltage compared to the expected voltage at the device input pins. Gain Error Factor = $$\frac{(1250 \times R_{INT})}{(1250 \times R_{S}) + (1250 \times R_{INT}) + (R_{S} \times R_{INT})}$$ (2) where: - · R<sub>INT</sub> is the internal input resistor and - R<sub>S</sub> is the external series resistance Gain Error (%) = $$100 - (100 \times Gain Error Factor)$$ (3) With the adjustment factor equation including the device internal input resistance, this factor varies with each gain version, as shown in $\frac{1}{8}$ 7-1. $\frac{1}{8}$ 7-2 lists the gain error factor for each individual device. Product Folder Links: INA250-Q1 方程式 3 calculates the expected gain error from the addition of the external series resistors. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 17 | 表 7-1. | Input | Resis | tance | |--------|-------|-------|-------| |--------|-------|-------|-------| | DEVICE | GAIN | R <sub>INT</sub> | |-------------|----------|------------------| | INA250A1-Q1 | 200 mV/A | <b>50 k</b> Ω | | INA250A2-Q1 | 500 mV/A | <b>20 k</b> Ω | | INA250A3-Q1 | 800 mV/A | 12.5 kΩ | | INA250A4-Q1 | 2 V/A | <b>5 k</b> Ω | 表 7-2. Device Gain Error Factor | DEVICE | SIMPLIFIED GAIN ERROR FACTOR | |-------------|-------------------------------------------| | INA250A1-Q1 | 50,000<br>(41 • R <sub>S</sub> ) + 50,000 | | INA250A2-Q1 | 20,000<br>(17 • R <sub>S</sub> ) + 20,000 | | INA250A3-Q1 | 12,500<br>(11 • R <sub>S</sub> ) + 12,500 | | INA250A4-Q1 | 1,000<br>R <sub>s</sub> + 1,000 | For example, using an INA250A2-Q1 device and the corresponding gain error equation from 表 7-2, a series resistance of 10- $\Omega$ results in a gain error factor of 0.991. The corresponding gain error is then calculated using 方程式 3, resulting in a gain error of approximately 0.84% because of the external 10- $\Omega$ series resistors. #### 7.4.3 Shutting Down the Device Although the device does not have a shutdown pin, the low power consumption allows for the device to be powered from the output of a logic gate or transistor switch that may turn on and turn off the voltage connected to the device power-supply pin. However, in current-shunt monitoring applications, there is also a concern for how much current is drained from the shunt circuit in shutdown conditions. Evaluating this current drain involves considering the simplified schematic in shutdown mode, as shown in [8] 7-6. 图 7-6. Shutting Down the Device Product Folder Links: INA250-Q1 Note that there is typically an approximate 1-M $\Omega$ impedance (from the combination of the feedback and input resistors) from each device input to the REF pin. The amount of current flowing through these pins depends on the respective configuration. For example, if the REF pin is grounded, calculating the effect of the 1-M $\Omega$ impedance from the shunt to ground is straightforward. However, if the reference or op amp is powered when the device is shut down, the calculation is direct. Instead of assuming 1 M $\Omega$ to ground, assume 1 M $\Omega$ to the reference voltage. If the reference or op amp is also shut down, some knowledge of the reference or op amp output impedance under shutdown conditions is required. For instance, if the reference source functions similar to an open circuit when un-powered, little or no current flows through the 1-M $\Omega$ path. #### 7.4.4 Using the Device with Common-Mode Transients Above 36 V With a small amount of additional circuitry, the device may be used in circuits subject to transients higher than 36 V (such as in automotive applications). Use only zener diodes or zener-type transient absorbers (sometimes referred to as transzorbs); any other type of transient absorber has an unacceptable time delay. Start by adding a pair of resistors, as shown in $\boxed{8}$ 7-7, as a working impedance for the zener. Keeping these resistors as small as possible is preferable; a resistor value of $10-\Omega$ is the most common. This value limits the effect on accuracy with the addition of these external components, as described in the lnput Filtering section. Device interconnections between the shunt resistor and amplifier have a current handling limit of 1 A. Using a $10-\Omega$ resistor limits the allowable transient range to 10 V above the zener clamp so the device is not damaged. Larger resistor values may be used in this protection circuit to accommodate a larger transient voltage range, which results in a larger effect on gain error. Because this circuit limits only short-term transients, many applications are satisfied with a $10-\Omega$ resistor, along with conventional zener diodes of the lowest power rating available. 图 7-7. Device Transient Protection # 8 Applications and Implementation ## 备注 以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 # 8.1 Application Information The INA250-Q1 measures the voltage developed across the internal current-sensing resistor when current passes through the device. The ability to drive the reference pin to adjust the functionality of the output signal offers multiple configurations, as discussed in this section. ## 8.2 Typical Applications ## 8.2.1 Current Summing 图 8-1. Daisy-Chain Configuration #### 8.2.1.1 Design Requirements Three daisy-chained devices are illustrated in 🗵 8-1. The reference input of the first INA250-Q1 device sets the quiescent level on the output of all the INA250-Q1 devices in the string. #### 8.2.1.2 Detailed Design Procedure The outputs of multiple INA250-Q1 devices are easily summed by connecting the output signal of one INA250-Q1 device to the reference input of a second INA250-Q1 device. Summing beyond two devices is possible by repeating this configuration, connecting the output signal of the next INA250-Q1 device to the reference pin of a subsequent INA250-Q1 in the chain. The output signal of the final INA250-Q1 device in this chain includes the current level information for all channels in the chain. ## 8.2.1.3 Application Curve $VS = 5 V, V_{REF} = 2.5 V$ 图 8-2. Daisy-Chain Configuration Output Response ## 8.2.2 Parallel Multiple INA250-Q1 Devices for Higher Current 图 8-3. Parallel Summing Configuration ## 8.2.2.1 Design Requirements The parallel connection for multiple INA250-Q1 devices may reduce the equivalent overall sense resistance, enabling monitoring of higher current levels than a single device is able to accommodate alone. This configuration also uses a summing arrangement, as described in the *Current Summing* section. A parallel summing configuration is shown in $\boxed{8}$ 8-3. #### 8.2.2.2 Detailed Design Procedure With a summing configuration, the output of the first channel is fed into the reference input of the second, adding the distributed measurements back together into a single measured value. ## 8.2.2.3 Application Curve VS = 24 V, V<sub>REF</sub> = 12 V 图 8-4. Parallel Configuration Output Response Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 8.2.3 Current Differencing 图 8-5. Current Differencing Configuration ### 8.2.3.1 Design Requirements Occasionally, the need may arise to confirm that the current into a load is identical to the current coming out of a load, such as when performing diagnostic testing or fault detection. This procedure requires precision current differencing. This method is the same as current summing, except that the two amplifiers have the respective inputs connected opposite of each other. Under normal operating conditions, the final output is close to the reference value and proportional to any current difference. 8-5 is an example of two INA250-Q1 devices connected for current differencing. ### 8.2.3.2 Detailed Design Procedure The load current may also be measured directly at the output of the first channel. Although technically this configuration is current differencing, this connection (see 8-5) is intended to allow the upper (positive) sense channel to report any positive-going excursions in the overall output, and the lower (negative) sense channel to report any negative-going excursions. ### 8.2.3.3 Application Curve VS = 5 V, $V_{REF} = 2.5 V$ 图 8-6. Current Differencing Configuration Output Response ## 8.3 Power Supply Recommendations The input circuitry of the device may accurately measure signals on common-mode voltages beyond the power-supply voltage, VS. For example, the voltage applied to the VS power-supply pin may be 5 V, whereas the load power-supply voltage being monitored (the common-mode voltage) may be as high as 36 V. Note that the device may withstand the full 0-V to 36-V range at the input pins, regardless of whether the device has power applied or not. Power-supply bypass capacitors are required for stability, and must be placed as closely as possible to the supply and ground pins of the device. A typical value for this supply bypass capacitor is 0.1 $\mu$ F. Applications with noisy or high-impedance power supplies may require additional decoupling capacitors to reject power-supply noise. #### 8.4 Layout #### 8.4.1 Layout Guidelines - The INA250-Q1 is specified for current handling of up to 10 A over the entire 40°C to +125°C temperature range using a 1-oz. copper pour for the input power plane as well as no external airflow passing over the device. - The primary current-handling limitation for the INA250-Q1 is how much heat is dissipated inside the package. Efforts to improve heat transfer out of the package and into the surrounding environment improve the ability of the device to handle currents of up to 15 A over the entire 40°C to +125°C temperature range. - Heat transfer improvements primarily involve larger copper power traces and planes with increased copper thickness (2 oz.) as well as providing airflow to pass over the device. The INA250EVM (SBOU153) is capable of supporting 15 A at temperatures up to +125°C. - Place the power-supply bypass capacitor as close as possible to the supply and ground pins. TI recommends a bypass capacitor value of 0.1 μF. Additional decoupling capacitance may be added to compensate for noisy or high-impedance power supplies. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 8.4.2 Layout Examples 图 8-7. Recommended Layout 图 8-8. Recommended Layout Schematic # 9 Device and Documentation Support ## 9.1 Documentation Support #### 9.1.1 Related Documentation • INA250EVM User Guide (SBOU153). # 9.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ### 9.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ## 9.5 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ### 9.6 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: INA250-Q1 www.ti.com 13-Sep-2023 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | INA250A1QPWRQ1 | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | Q250A1 | Samples | | INA250A2QPWRQ1 | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | Q250A2 | Samples | | INA250A3QPWRQ1 | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | Q250A3 | Samples | | INA250A4QPWRQ1 | ACTIVE | TSSOP | PW | 16 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | Q250A4 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # **PACKAGE OPTION ADDENDUM** www.ti.com 13-Sep-2023 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF INA250-Q1: • Catalog : INA250 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 11-Apr-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | INA250A1QPWRQ1 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | INA250A2QPWRQ1 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | INA250A3QPWRQ1 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | INA250A4QPWRQ1 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 11-Apr-2024 ## \*All dimensions are nominal | 7 til dilitionolorio dio nominal | | | | | | | | |----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | INA250A1QPWRQ1 | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | INA250A2QPWRQ1 | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | INA250A3QPWRQ1 | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | INA250A4QPWRQ1 | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司