

[Order](http://www.ti.com.cn/product/cn/DRV8305-Q1?dcmp=dsproject&hqs=sandbuy&#samplebuy)  $\frac{1}{2}$  Now



**[DRV8305-Q1](http://www.ti.com.cn/product/cn/drv8305-q1?qgpn=drv8305-q1)**

[Reference](http://www.ti.com.cn/tool/cn/TIDA-01330?dcmp=dsproject&hqs=rd) Design

ZHCSF68D –MAY 2015–REVISED JULY 2019

# **DRV8305-Q1** 集成三个分流放大器和稳压器的三相汽车智能栅极驱动器

**Technical [Documents](http://www.ti.com.cn/product/cn/DRV8305-Q1?dcmp=dsproject&hqs=td&#doctype2)** 

#### <span id="page-0-1"></span>**1** 特性

- <span id="page-0-3"></span>具有符合面向汽车应用的 AEC-Q100 标准
- 环境工作温度范围:
	- 温度等级 0 (E):–40°C 至 +150°C
	- 温度等级 1 (Q):–40°C 至 +125°C
- 4.4V 至 45V 工作电压范围
- 1.25A 和 1A 峰值栅极驱动电流
- 智能栅极驱动架构(IDRIVE 和 TDRIVE)
- 可编程高侧和低侧压摆率控制
- 支持 100% 占空比的电荷泵栅极驱动器
- 三个集成式分流放大器
- 50mA 集成型 LDO (3.3V 和 5V 选项)
- 高达 200kHz 的 3 PWM 或 6 PWM 输入控制
- 能够进行单 PWM 模式换向
- 用于器件设置和故障报告的串行外设接口 (SPI)
- 耐热增强型 48 引脚 HTQFP 封装
- 保护 功能:
	- 故障诊断和 MCU 看门狗
		- 可编程的死区时间控制
		- MOSFET 击穿保护
		- MOSFET V<sub>DS</sub> 过流监视器
		- 栅极驱动器故障检测
		- 支持电池反向保护
		- 支持跛行回家模式
		- 过热警告和关断

### <span id="page-0-2"></span>**2** 应用

- <span id="page-0-0"></span>• 三相 BLDC 电机和 PMSM 电机
- 汽车油泵和水泵
- 汽车风扇和鼓风机

#### **3** 说明

*A* Tools & **[Software](http://www.ti.com.cn/product/cn/DRV8305-Q1?dcmp=dsproject&hqs=sw&#desKit)** 

DRV8305-Q1 器件是一款适用于三相电机驱动应用的 栅极驱动器 IC。该器件提供了三个高精度半桥驱动 器,每个驱动器能够驱动一个高侧和低侧 N 沟道 MOSFET。电荷泵驱动器支持占空比为 100% 的低压 操作,适用于冷启动条件。该器件最高可耐受 45V 负 载突降电压。

Support & [Community](http://www.ti.com.cn/product/cn/DRV8305-Q1?dcmp=dsproject&hqs=support&#community)

 $22$ 

DRV8305-Q1 器件具备三个双向分流放大器,支持可 变增益设置和可调节偏移基准,可精确测量低侧电流。

DRV8305-Q1 器件具有一个集成稳压器,可满足微控 制器 (MCU) 或其他系统的电源要求。稳压器可与 LIN 物理接口直接相连,支持低功耗系统待机和休眠模式。

栅极驱动器在切换时使用自动握手,以防止发生电流击 穿。可精确感测高侧和低侧 MOSFET 的 V<sub>ns</sub>, 从而防 止外部 MOSFET 出现过流情况。SPI 提供详细的故障 报告、诊断和器件配置,例如分流放大器的增益选项、 独立的 MOSFET 过流检测和栅极驱动转换率控制。

#### 器件选项:

- DRV8305NQ:1 级,带有电压基准
- DRV83053Q:1 级,带有 3.3V、50mA LDO
- DRV83055Q:1 级,带有 5V、50mA LDO
- DRV8305NE:0 级,带有电压基准



(1) 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。

简化原理图



# 目录





7.6 Register Maps......................................................... [37](#page-36-0)

### <span id="page-1-0"></span>**4** 修订历史记录

注:之前版本的页码可能与当前版本有所不同。



#### **Changes from Revision B (May 2016) to Revision C Page**





# **STRUMENTS**

**EXAS** 



**[www.ti.com.cn](http://www.ti.com.cn)** ZHCSF68D –MAY 2015–REVISED JULY 2019





### <span id="page-3-0"></span>**5 Pin Configuration and Functions**



#### **Pin Functions**





# **Pin Functions (continued)**

<span id="page-4-0"></span>

### <span id="page-5-0"></span>**6 Specifications**

#### <span id="page-5-1"></span>**6.1 Absolute Maximum Ratings**

over operating temperature range with respect to GND (unless otherwise noted)<sup>(1)</sup>

<span id="page-5-3"></span>

<span id="page-5-4"></span>(1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) IC is designed to be operational up to  $T_J = 175^{\circ}$ C. Internal overtemperature shutdown will be disabled by default on the

DRV8305xEPHPQ1. (3) Because lifetime degrades exponentially at higher temperatures, operation between  $T_J = 150^{\circ}\text{C}$  to 175°C must be limited to transient

and infrequent events. For transient events between  $T<sub>J</sub> = 150^{\circ}$ C to 175<sup>°</sup>C for a total of 10 hours over lifetime, no degradation in lifetime is expected. Contact TI for lifetime impact if the use case requires  $T<sub>J</sub> = 150°C$  to 175°C greater than 10 hours.

#### <span id="page-5-2"></span>**6.2 ESD Ratings**



(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.



### <span id="page-6-0"></span>**6.3 Recommended Operating Conditions**

over operating temperature range (unless otherwise noted)



#### <span id="page-6-1"></span>**6.4 Thermal Information**



(1) For more information about traditional and new thermal metrics, see the *[Semiconductor](http://www.ti.com/cn/lit/pdf/spra953) and IC Package Thermal Metrics* application report.

ZHCSF68D –MAY 2015–REVISED JULY 2019 **[www.ti.com.cn](http://www.ti.com.cn)**



#### <span id="page-7-0"></span>**6.5 Electrical Characteristics**

PVDD = 4.4 to 45 V, DRV8305xQ:  $T_J = -40^{\circ}$ C to 150°C, DRV8305xE:  $T_J = -40^{\circ}$ C to 175°C (unless otherwise noted)





PVDD = 4.4 to 45 V, DRV8305xQ:  $T_J = -40^{\circ}$ C to 150°C, DRV8305xE:  $T_J = -40^{\circ}$ C to 175°C (unless otherwise noted)











PVDD = 4.4 to 45 V, DRV8305xQ:  $T_J = -40^{\circ}$ C to 150°C, DRV8305xE:  $T_J = -40^{\circ}$ C to 175°C (unless otherwise noted)

<span id="page-10-0"></span>



PVDD = 4.4 to 45 V, DRV8305xQ:  $T_J = -40^{\circ}$ C to 150°C, DRV8305xE:  $T_J = -40^{\circ}$ C to 175°C (unless otherwise noted)



(1) Specified by design.

(2) Overtemperature shutdown (OTSD) is disabled by default for DRV8305xEPHPQ1 and may only be re-enabled through control register.



PVDD = 4.4 to 45 V, DRV8305xQ:  $T_J = -40^{\circ}$ C to 150°C, DRV8305xE:  $T_J = -40^{\circ}$ C to 175°C (unless otherwise noted)



Texas

# <span id="page-13-0"></span>**6.6 SPI Timing Requirements (Slave Mode Only)**





**Figure 1. SPI Slave Mode Timing Definition**



#### **6.7 Typical Characteristics**

<span id="page-14-2"></span><span id="page-14-1"></span><span id="page-14-0"></span>



### <span id="page-15-0"></span>**7 Detailed Description**

#### <span id="page-15-1"></span>**7.1 Overview**

The DRV8305-Q1 is a 4.4-V to 45-V automotive gate driver IC for three-phase motor driver applications. This device reduces external component count in the system by integrating three half-bridge drivers, charge pump, three current shunt amplifiers, an uncommited 3.3-V or 5-V, 50-mA LDO, and a variety of protection circuits. The DRV8305-Q1 provides overcurrent, shoot-through, overtemperature, overvoltage, and undervoltage protection. Fault conditions are indicated by the nFAULT pin and specific fault information can be read back from the SPI registers. The protection circuits are highly configurable to allow adaptation to different applications and support limp home operation.

The gate driver uses a tripler charge pump to generate the appropriate gate-to-source voltage bias for the external, high-side N-channel power MOSFETs during low supply conditions. A regulated 10-V LDO derived from the charge pump supplies the gate-to-source voltage bias for the low-side N-channel MOSFET. The high-side and low-side peak gate drive currents are adjustable through the SPI registers to finely tune the switching of the external MOSFETs without the need for external components. An internal handshaking scheme is used to prevent shoot-through and minimize the dead time when transitioning between MOSFETs in each half-bridge. Multiple input methods are provided to accommodate different control schemes including a 1-PWM mode which integrates a six-step block commutation table for BLDC motor control.

 $V_{DS}$  sensing of the external power MOSFETs allows for the DRV8305-Q1 to detect overcurrent conditions and respond appropriately. Integrated blanking and deglitch timers are provided to prevent false trips related to switching or transient noise. Individual MOSFET overcurrent conditions are reported through the SPI status registers and nFAULT pin. A dedicated VDRAIN pin is provided to accurately sense the drain voltage of the highside MOSFET.

The three internal current shunt amplifiers allow for the implementation of common motor control schemes that require sensing of the half-bridge currents through a low-side current shunt resistor. The amplifier gain, reference voltage, and blanking are adjustable through the SPI registers. A calibration method is providing to minimize inaccuracy related to offset voltage.

Three versions of the DRV8305-Q1 are available with separate part numbers for the different devices options:

- DRV8305NQ: VREG pin has the internal LDO disabled and is only used as a voltage reference input for the amplifiers and SDO pullup. Grade 1.
- DRV83053Q: VREG is a 3.3-V, 50-mA LDO output pin. Grade 1.
- DRV83055Q: VREG is a 5-V, 50-mA LDO output pin. Grade 1.
- DRV8305NE: VREG pin has the internal LDO disabled and is only used as a voltage reference input for the amplifiers and SDO pullup. Grade 0.



#### <span id="page-16-0"></span>**7.2 Functional Block Diagram**



**[DRV8305-Q1](http://www.ti.com.cn/product/cn/drv8305-q1?qgpn=drv8305-q1)** ZHCSF68D –MAY 2015–REVISED JULY 2019 **[www.ti.com.cn](http://www.ti.com.cn)**

#### <span id="page-17-0"></span>**7.3 Feature Description**

<span id="page-17-1"></span>[Table](#page-17-2) 1 lists the recommended values of the external components for the DRV8305-Q1.

<span id="page-17-2"></span>

#### **Table 1. External Components**

(1) The effective capacitance of ceramic capacitors varies with DC operating voltage and temperature. As a rule of thumb, expect the effective capacitance to decrease by as much as 50% at the extremes of the operating voltage. The system designer must review the capacitor characteristics and select the component accordingly.

(2) VCC is not a pin on the DRV8305-Q1, but a VCC supply voltage pullup is required for open-drain output nFAULT; nFAULT may be pulled up to DVDD.

#### **7.3.1 Integrated Three-Phase Gate Driver**

The DRV8305-Q1 is a completely integrated three-phase gate driver. It provides three N-channel MOSFET halfbridge gate drivers, multiple input modes, high-side and low-side gate drive supplies, and a highly configurable gate drive architecture. The DRV8305-Q1 is designed to support automotive applications by incorporating a wide operating voltage range, wide temperature range, and array of protection features. The configurability of device allows for it to be used in a broad range of applications.

#### **7.3.2 INHx/INLx: Gate Driver Input Modes**

The DRV8305-Q1 can be operated in three different inputs modes to support various commutation schemes.

<span id="page-17-3"></span>• [Table](#page-17-3) 2 shows the truth table for the 6-PWM input mode. This mode allows for each half-bridge to be placed in one of three states, either High, Low, or Hi-Z, based on the inputs.



#### **Table 2. 6-PWM Truth Table**





**Figure 6. 6-PWM Mode**

<span id="page-18-0"></span>• [Table](#page-18-0) 3 shows the truth table for the 3-PWM input mode. This mode allows for each half-bridge to be placed in one of two states, either High or Low, based on the inputs. The three high-side inputs (INHx) are used to control the state of the half-bridge with the complimentary low-side signals being generated internally. Dead time can be adjusted through the internal setting (DEAD\_TIME) in the SPI registers. In this mode all activity on INLx is ignored.



**Table 3. 3-PWM Truth Table**





[Table](#page-20-0) 4 and Table 5 show the truth tables for the 1-PWM input mode. The 1-PWM mode uses an internally stored 6-step block commutation table to control the outputs of the three half-bridge drivers based on one PWM and three GPIO inputs. This mode allows the use of a lower cost microcontroller by requiring only one PWM resource. The PWM signal is applied on pin INHA (PWM\_IN) to set the duty cycle of the half-bridge outputs along with the three GPIO signals on pins INLA (PHC\_0), INHB (PHC\_1), INLB (PHC\_2) that serve to

set the value of a three bit register for the commutation table. The PWM may be operated from 0-100% duty cycle. The three bit register is used to select the state for each half-bridge for a total of eight states including an align and stop state.

An additional and optional GPIO, INHC (DWELL) can be used to facilitate the insertion of *dwell states* or *phase current overlap* states between the six commutation steps. This may be used to reduce acoustic noise and improve motion through the reduction of abrupt current direction changes when switching between states. INHC must be high when the state is changed and the dwell state will exist until INHC is taken low. If the dwell states are not being used, the INHC pin can be tied low.

In 1-PWM mode all activity on INLC is ignored.



**Figure 8. 1-PWM Mode**

The method of freewheeling can be selected through an SPI register (COMM\_OPTION). Diode freewheeling is when the phase current is carried by the body diode of the external power MOSFET during periods when the MOSFET is reverse biased (current moving from source to drain). In active freewheeling, the power MOSFET is enabled during periods when the MOSFET is reverse biased. This allows the system to improve efficiency due to the typically lower impedance of the MOSFET conduction channel as compared to the body diode. [Table](#page-19-0) 4 shows the truth table for active freewheeling. [Table](#page-20-0) 5) shows the truth table for diode freewheeling.



<span id="page-19-0"></span>



<span id="page-20-0"></span>

#### **Table 5. 1-PWM Diode Freewheeling**

#### **7.3.3 VCPH Charge Pump: High-Side Gate Supply**

The DRV8305-Q1 uses a charge pump to generate the proper gate-to-source voltage bias for the high-side Nchannel MOSFETs. Similar to the often used bootstrap architecture, the charge pump generates a floating supply voltage used to enable the MOSFET. When enabled, the gate of the external MOSFET is connected to VCPH through the internal gate drivers. The charge pump of the DRV8305-Q1 regulates the VCPH supply to PVDD + 10-V in order to support both standard and logic level MOSFETs. As opposed to a bootstrap architecture, the charge pump supports 0 to 100% duty cycle operation by eliminating the need to refresh the bootstrap capacitor. The charge pump also removes the need for bootstrap capacitors to be connected to the switch-node of the halfbridge.

In order to support automotive cold crank transients on the battery which require the system to be operational to as low as 4.4 V, a regulated triple charge pump scheme is used to create sufficient  $V_{GS}$  to drive standard and logic level MOSFETs during the low voltage transient. Between 4.4 to 18 V the charge pump regulates the voltage in a tripler mode. Beyond 18 V and until the max operating voltage, it switches over to a doubler mode in order to improve efficiency. The charge pump is disabled until EN\_GATE is set high to reduce unneeded power consumption by the IC. After EN\_GATE is set high, the device will go through a power up sequence to enable the gate drivers and gate drive supplies. 1 ms should be allocated after EN\_GATE is set high to allow the charge pump to reach its regulation voltage.

The charge pump is continuously monitored for undervoltage and overvoltage conditions to prevent underdriven or overdriven MOSFET scenarios. If an undervoltage or overvoltage condition is detected the appropriate actions is taken and reported through the SPI registers.

#### **7.3.4 VCP\_LSD LDO: Low-Side Gate Supply**

The DRV8305-Q1 uses a linear regulator to generate the proper gate-to-source voltage vias for the low-side Nchannel MOSFETs. The linear regulator generates a fixed 10-V supply voltage with respect to GND. When enabled, the gate of the external MOSFET is connected to VCPH\_LSD through the internal gate drivers. In order to support automotive cold crank transients the input voltage for the VCP\_LSD linear regulator is taken from the VCPH charge pump. This allows the DRV8305-Q1 to provide sufficient  $V_{GS}$  to drive standard and logic level MOSFETs during the low voltage transient.

The low-side regulator is disabled until EN\_GATE is set high to reduce unneeded power consumption by the IC. After EN\_GATE is set high, the device will go through a power up sequence for the gate drivers and gate drive supplies. 1 ms should be allocated after EN\_GATE is set high to allow the low-side regulator to reach its regulation voltage. The VCP\_LSD regulator is continuously monitored for undervoltage conditions to prevent underdriven MOSFET scenarios. If an undervoltage condition is detected the appropriate actions is taken and reported through the SPI registers.

Copyright © 2015–2019, Texas Instruments Incorporated



#### **7.3.5 GHx/GLx: Half-Bridge Gate Drivers**

The DRV8305-Q1 gate driver uses a complimentary push-pull topology for both the high-side and the low-side gate drivers. Both the high-side (GHx to SHx) and the low-side (GLx to SLx) are implemented as floating gate drivers in order to tolerate switching transients from the half-bridges. The high-side and low-side gate drivers use a highly adjustable current control scheme in order to allow the DRV8305-Q1 to adjust the  $V_{DS}$  slew rate of the external MOSFETs without the need for additional components. The scheme also incorporates a mechanism for detecting issues with the gate drive output to the power MOSFETs during operation. This scheme and its application benefits are outlined below as well as in the *[Understanding](http://www.ti.com/cn/lit/pdf/SLVA714) IDRIVE and TDRIVE in TI Motor Gate Drivers* [application](http://www.ti.com/cn/lit/pdf/SLVA714) report.



**Figure 9. DRV8305-Q1 Gate Driver Architecture**

#### *7.3.5.1 Smart Gate Drive Architecture: IDRIVE*

The first component of the gate drive architecture implements adjustable current control for the gates of the external power MOSFETs. This feature allows the gate driver to control the  $V_{DS}$  slew rate of the MOSFETs by adjusting the gate drive current. This is realized internally to reduce the need for external components inline with the gates of the MOSFETs. The DRV8305-Q1 provides 12 adjustable source and sink current levels for the highside (the high-sides of all three phases share the same setting) and low-side gate drivers (the low-sides of all three phases share the same settings). The gate drive levels are adjustable through the SPI registers in both the standby and operating states. This flexibility allows the system designer to tune the performance of the driver for different operating conditions through software alone.



The gate drivers are implemented as temperature compensated, constant current sources up to the 80-mA (sink)/70-mA (source) current settings in order to maintain the accuracy required for precise slew rate control. The current source architecture helps eliminate the temperature, process, and load-dependent variation associated with internal and external series limiting resistors. Beyond that, internal switches are adjusted to create the desired settings up to the 1.25-A (sink)/1-A (source) settings. For higher currents, internal series switches are used to minimize the power losses associated with mirroring such large currents.

Control of the gate current during the MOSFET Miller region is a key component for adjusting the MOSFET  $V_{DS}$ rise and fall times. MOSFET  $V_{DS}$  slew rates are a critical parameter for optimizing emitted radiations, energy and duration of diode recovery spikes, dV/dt related turn on leading to shoot-through, and voltage transients related to parasitics.

When a MOSFET is enhanced, three different charges must be supplied to the MOSFET gate. The MOSFET drain to source voltage will slew primarily during the Miller region. By controlling the rate of charge to the MOSFET gate (gate drive current strength) during the Miller region, it is possible to optimize the VDS slew rate for the reasons mentioned.

- 1.  $Q_{GS}$  = Gate-to-source charge
- 2.  $Q_{GD}$  = Gate-to-drain charge (Miller charge)
- 3. Remaining  $Q_G$



**Figure 10. MOSFET Charge Example**

#### <span id="page-22-0"></span>*7.3.5.2 Smart Gate Drive Architecture: TDRIVE*

The DRV8305-Q1 gate driver uses an integrated state machine (TDRIVE) in the gate driver to protect against excessive current on the gate drive outputs, shoot-through in the external MOSFET, and dV/dt turn on due to switching on the phase nodes. The TDRIVE state machine allows for the design of a robust and efficient motor drive system with minimal overhead.

The state machine incorporates internal handshaking when switching from the low to the high-side external MOSFET or vice-versa. The handshaking is designed to prevent the external MOSFETs from entering a period of cross conduction, also known as shoot-through. The internal handshaking uses the  $V_{GS}$  monitors of the DRV8305-Q1 to determine when one MOSFET has been disabled and the other can be enabled. This allows the gate driver to insert an optimized dead time into the system without the risk of cross conduction. Any dead time added externally through the MCU or SPI register will be inserted after the handshake process.

The state machine also incorporates a gate drive timer to ensure that under abnormal circumstances such as a short on the MOSFET gate or the inadvertent turn on of a MOSFET  $V_{GS}$  clamp, the high peak current through the DRV8305-Q1 and MOSFET is limited to a fixed duration. This concept is visualized in the figure below. First, the DRV8305-Q1 receives a command to enable or disable the MOSFET through INHx or INLx inputs. Second, the gate driver is enabled and a strong current is applied to the MOSFET gate and the gate voltage begins to

change. If the gate voltage has not changed to the desired level after the  $t_{DRIVE}$  period (indicating a short circuit or overcurrent condition on the MOSFET gate), the DRV8305-Q1 signals a gate drive fault and the gate drive is disabled to help protect the external MOSFET and DRV8305-Q1. If the MOSFET does successfully enable or disable, after the t<sub>DRIVE</sub> period the DRV8305-Q1 will enable a lower hold current to ensure the MOSFET remains enabled or disabled and improve efficiency of the gate drive.

Select a  $t_{DRIVE}$  time that is longer than the time needed to charge or discharge the gate capacitances of the external MOSFETs. The TDRIVE SPI registers should be configured so that the MOSFET gates are charged completely within t<sub>DRIVE</sub> during normal operation. If t<sub>DRIVE</sub> is too low for a given MOSFET, then the MOSFET may not turn on completely. It is suggested to tune these values in-system with the required external MOSFETs to determine the best possible setting for the application. A good starting value is a t<sub>DRIVE</sub> period that is 2x the expected rise or fall times of the external MOSFET gates. Note that TDRIVE will not increase the PWM time and will simply terminate if a PWM command is received while it is active.



**Figure 11. TDRIVE Gate Drive State Machine**

#### *7.3.5.3 CSAs: Current Shunt Amplifiers*

The DRV8305-Q1 includes three high performance low-side current shunt amplifiers for accurate current measurement utilizing low-side shunt resistors in the external half-bridges. They are commonly used to measure the motor phase current to implement overcurrent protection, external torque control, or external commutation control through the application MCU.

The current shunt amplifiers have the following features:

- Each of the three current sense amplifiers can be programmed and calibrated independently.
- Can provide output bias up to 2.5 V to support bidirectional current sensing.
- May be used for either individual or total current shunt sensing.
- Four programmable gain settings through SPI registers (10, 20, 40 and 80 V/V).
- Reference voltage for output bias provided from voltage regulator VREG for DRV83053Q and DRV83055Q.
- Reference voltage for output bias provided from externally applied voltage on VREG pin for DRV8305NQ and DRV8305NE.
- Programmable output bias scaling. The scaling factor k can be programmed through SPI registers (1/2 or 1/4).
- Programmable blanking time (delay) of the amplifier outputs. The blanking time is implemented from any rising or falling edge of gate drive outputs. The blanking time is applied to all three current sense amplifiers equally. In case the current sense amplifiers are already being blanked when another gate driver rising or



falling edge is seen, the blanking interval will be restarted at the edge. Note that the blanking time options do not include delay from internal amplifier loading or delays from the trace or component loads on the amplifier output. The programmable blanking time may be overridden to have no delay (default value).

• Minimize DC offset and drift through temperature with DC calibrating through SPI register. When DC calibration is enabled, device will short input of current shunt amplifier and disconnect the load. DC calibrating can be done at anytime, even when the MOSFET is switching because the load is disconnected. For best result, perform the DC calibrating during switching off period when no load is present to reduce the potential noise impact to the amplifier.

The output of current shunt amplifier can be calculated as:

$$
V_O = \frac{V_{VREF}}{k} - G \times (SN_X - SP_X)
$$

where

- VREF is the reference voltage from the VREG pin.
- G is the gain setting of the amplifier.
- $k = 2, 4,$  or 8
- $SN_x$  and  $SP_x$  are the inputs of channel x.
- $SP<sub>x</sub>$  should connect to the low-side (ground) of the sense resistor for the best common mode rejection.
- $SN_x$  should connect to the high-side (LS MOSFET source) of the sense resistor.  $(1)$

[Figure](#page-24-0) 12 shows current amplifier simplified block diagram.



<span id="page-24-0"></span>**Figure 12. Current Shunt Amplifier Simplified Block Diagram**

#### **7.3.6 DVDD and AVDD: Internal Voltage Regulators**

The DRV8305-Q1 has two internal regulators, DVDD and AVDD, that power internal circuitry. These regulators cannot be used to drive external loads and may not be supplied externally.

DVDD is the voltage regulator for the internal logic circuits and is maintained at a value of 3.3 V through the entire operating range of the device. DVDD is derived from the PVDD power supply. DVDD should be bypassed externally with a 1-µF capacitor to GND.

AVDD is the voltage regulator that provides the voltage rail for the internal analog circuit blocks including the current sense amplifiers and is maintained at a value 5 V. AVDD is derived from the PVDD voltage power supply. AVDD should be bypassed externally with a 1-µF capacitor to GND.

Because the allowed PVDD operating range of the device permits operation below the nominal value of AVDD, this regulator operates in two regimes: namely a linear regulating regime and a dropout region. In the dropout region, the AVDD will simply track the PVDD voltage minus a voltage drop.

If the device is expected to operate within the dropout region, take care while selecting current sense amplifier components and settings to accommodate the reduced voltage rail.

#### <span id="page-25-0"></span>**7.3.7 VREG: Voltage Regulator Output**

The DRV8305-Q1 integrates a 50-mA, LDO voltage regulator (VREG) that is dedicated for driving external loads such as an MCU directly. The VREG regulator also supplies the reference for the SDO output of the SPI bus and the voltage reference for the amplifier output bias. The three different DRV8305-Q1 device versions provide different configurations for the VREG output. For the DRV83053Q, the VREG output is regulated at 3.3 V. For the DRV83055Q, the VREG output is regulated at 5 V. For the DRV8305NQ and DRV8305NE, the VREG voltage regulator is disabled (VREG pin used for reference voltage) and the reference voltage for SDO and the amplifier output bias must be supplied from an external supply to the VREG pin.

The DRV8305-Q1 VREG voltage regulator also features a PWRGD pin to protect against brownouts on externally driven devices. The PWRGD pin is often tied to the reset pin of a microcontroller to ensure that the microcontroller is always reset when the VREG output voltage is outside of its recommended operation area.

When the voltage output of the VREG regulator drops or exceeds the set threshold (programmable).

- The PWRGD pin will go low for a period of 56 us.
- After the 56-µs period has expired, the VREG voltage will be checked and PWRGD will be held low until the VREG voltage has recovered.

The voltage regulator also has undervoltage protection implemented for both the input voltage (PVDD) and output voltage (VREG).

#### **7.3.8 Protection Features**

#### *7.3.8.1 Fault and Warning Classification*

The DRV8305-Q1 integrates extensive error detection and monitoring features. These features allow the design of a robust system that can protect against a variety of system related failure modes. The DRV8305-Q1 classifies error events into two categories and takes different device actions dependent on the error classification.

The first error class is a *Warning*. There are several types of conditions that are classified as warning only. Warning errors are report only and the DRV8305-Q1 will take no other action effecting the gate drivers or other blocks. When a warning condition occurs it will be reported in the corresponding SPI status register bit and on the nFAULT pin with a repeating 56-µs pulse low followed by a 56-µs pulse high. A warning error can be cleared by an SPI read to the corresponding status register bit. The same warning will not be reported through the nFAULT pin again unless that warning or condition passes and then reoccurs.

- A warning error is reported on the nFAULT pin with a repeating 56-µs pulse low followed by a 56-µs pulse high.
- The warning is reported on the nFAULT pin until a SPI read to the corresponding status register.
- The SPI read will clear the nFAULT report, but the SPI register will remain asserted until the condition has passed.
- The nFAULT pin will report a new warning if the condition clears and then occurs again.



The second error class is a *Fault*. Fault errors will trigger a shutdown of the gate driver with its major blocks and are reported by holding nFAULT low with the corresponding status register asserted. Fault errors are latched until the appropriate recovery sequence is performed.

- A fault error is reported by holding the nFAULT pin low and asserting the FAULT bit in register 0x1.
- The error type will also be asserted in the SPI registers.
- A fault error is a latched fault and must be cleared with the appropriate recovery sequence.
- If a fault occurs during a warning error, the fault error will take precendence, latch nFAULT low and shutdown the gate driver.
- The output MOSFETs will be placed into their high impedance state in a fault error event.
- To recover from a fault type error, the condition must be removed and the CLR\_FLTs bit asserted in register 0x9, bit D1 or an EN\_GATE reset pulse issued.
- The CLR FLTS bit self clears to 0 after fault status reset and nFAULT pin is released.

There are two exceptions to the fault and warning error classes. The first exception is the temperature flag warnings (TEMP\_FLAGX). A Temperature Flag warning will not trigger any action on the nFAULT pin and the corresponding status bit will be updated in real time. See the overtemperature section for additional information. The second exception is the *MCU [Watchdog](#page-30-0)* and *VREG [Undervoltage](#page-31-1) (VREG\_UV)* faults. These are reported on the PWRGD pin to protect the system from lock out and brownout conditions. See their corresponding sections for additional information.

Note that nFAULT is an open-drain signal and must be pulled up through an external resistor.

#### *7.3.8.2 MOSFET Shoot-Through Protection (TDRIVE)*

DRV8305-Q1 integrates analog handshaking and digital dead time to prevent shoot-through in the external MOSFETs.

- An internal handshake through analog comparators is performed between each high-side and low-side MOSFET switching transaction (see *Smart Gate Drive [Architecture:](#page-22-0) TDRIVE*). The handshake monitors the voltage between the gate and source of the external MOSFET to ensure the device has reached its cutoff threshold before enabling the opposite MOSFET.
- A minimum dead time (digital) of 40 ns is always inserted after each successful handshake. This digital dead time is programmable through the DEAD TIME SPI setting in register 0x7, bits D6-D4 and is in addition to the time taken for the analog handshake.

#### *7.3.8.3 MOSFET Overcurrent Protection (VDS\_OCP)*

To protect the system and external MOSFET from damage due to high current events,  $V_{DS}$  overcurrent monitors are implemented in the DRV8305-Q1.

The  $V_{DS}$  sensing is implemented for both the high-side and low-side MOSFETs through the pins below:

- High-side MOSFET:  $V_{DS}$  measured between VDRAIN and SHx pins.
- Low-side MOSFET:  $V_{DS}$  measured between SHx and SLx pins.

Based on the  $R_{DS(on)}$  of the power MOSFETs and the maximum allowed  $I_{DS}$ , a voltage threshold can be calculated, which when exceeded, triggers the  $V_{DS}$  overcurrent protection feature. The voltage threshold level (VDS\_LEVEL) is programmable through the SPI VDS\_LEVEL setting in register 0xC, bits D7-D3 and may be changed during gate driver operation if needed.

The  $V_{DS}$  overcurrent monitors implement adjustable blanking and deglitch times to prevent false trips due to switching voltage transients. The  $V_{DS}$  blanking time (t<sub>BLANK</sub>) is inserted digitally and programmable through the SPI TBLANK setting in register  $0x\overline{7}$ , bits D3-D2. The  $t_{BLANK}$  time is inserted after each switch ON transistion (LOW to HIGH) of the output gate drivers is commanded. During the  $t_{BLANK}$  time, the  $V_{DS}$  comparators are not being monitored in order to prevent false trips when the MOSFET first turns ON. After the  $t_{BLANK}$  time expires the overcurrent monitors will begin actively watching for an overcurrent event.

The V<sub>DS</sub> deglitch time (t<sub>VDS</sub>) is inserted digitally and programmable through the SPI TVDS setting in register 0x7, bits D1-D0. The t<sub>VDS</sub> time is a delay inserted after the V<sub>DS</sub> sensing comparators have tripped to when the protection logic is informed that a  $V_{DS}$  event has occurred. If the overcurrent event does not persist through t<sub>VDS</sub> delay then it will be ignored by the DRV8305-Q1.

Note that the dead time and blanking time are overlapping timers as shown in [Figure](#page-27-0) 13.

ISTRI IMENTS



**Figure 13.**  $V_{DS}$  **Deglitch and Blank Diagram** 

<span id="page-27-0"></span>The DRV8305-Q1 has three possible responses to a  $V_{DS}$  overcurrent event. This response is set through the SPI VDS\_MODE setting in register 0xC, bits D2-D0.

#### • **VDS Latched Shutdown Mode:**

When a  $V_{DS}$  overcurrent event occurs, the device will pull all gate drive outputs low in order to put all six external MOSFETs into high impedance mode. The fault will be reported on the nFAULT pin with the specific MOSFET in which the overcurrent event was detected in reported through the SPI status registers.

#### $V_{DS}$  Report Only Mode:

In this mode, the device will take no action related to the gate drivers. When the overcurrent event is detected the fault will be reported on the nFAULT pin with the specific MOSFET in which the overcurrent event was detected in reported through the SPI status registers. The gate drivers will continue to operate normally.

#### $V_{DS}$  Disabled Mode:

The device ignores all the  $V_{DS}$  overcurrent event detections and does not report them.

#### **7.3.8.3.1 MOSFET dV/dt Turn On Protection (TDRIVE)**

The DRV8305-Q1 gate driver implements a strong pulldown scheme during turn on of the opposite MOSFET for preventing parasitic dV/dt turn on. Parasitic dV/dt turn on can occur when charge couples into the gate of the low-side MOSFET during a switching event. If the charge induces enough voltage to cross the threshold of the low-side MOSFET shoot-through can occur in the half-bridge. To prevent this the *Smart Gate Drive [Architecture:](#page-22-0) [TDRIVE](#page-22-0)* state machine turns on a strong pulldown during switching. After the switching event has completed, the gate driver switches back to a lower hold off pulldown to improve efficiency.

#### **7.3.8.3.2 MOSFET Gate Drive Protection (GDF)**

The DRV8305-Q1 uses a multilevel scheme to protect the external MOSFET from  $V_{GS}$  voltages that could damage it. The first stage uses integrated  $V_{GS}$  clamps that will turn on when the GHx voltage exceeds the SHx voltage by a value that could be damaging to the external MOSFETs.

The second stage relies on the TDRIVE state machine to detect when abnormal conditions are present on the gate driver outputs. After the TDRIVE timer has expired the gate driver performs a check of the gate driver outputs against the commanded input. If the two do not match a gate drive fault (FETXX\_VGS) is reported. This can be used to detected gate short to ground or gate short to supply event. The TDRIVE timer is adjustable for the high-side and low-side gate drive outputs through the TDRIVEN setting in register 0x5, bits D9-D8 and the TDRIVEP setting in register 0x6, bits D9-D8. The gate fault detection through TDRIVE can be disabled through the DIS\_GDRV\_FAULT setting in register 0x9, bit D8.

The third stage uses undervoltage monitors for the low-side gate drive regulator (VCP\_LSD\_UVLO2) and highside gate drive charge pump (VCPH\_UVLO2) and an overvoltage monitor for high-side charge pump (VCPH\_OVLO). These monitors are used to detect if any of the power supplies to the gate drivers have encountered an abnormal condition.

#### *7.3.8.4 Low-Side Source Monitors (SNS\_OCP)*

In additional to the  $V_{DS}$  monitors across each MOSFET, the DRV8305-Q1 directly monitors the voltage on the SLx pins with respect to ground. If high current events such phase shorts cause the SLx pin voltage to exceed 2 V, the DRV8305-Q1 will shutdown the gate driver, put the external MOSFETs into a high impedance state, and report a SNS\_OCP fault error on the nFAULT pin and corresponding SPI status bit in register 0x2, bits D2-D0.



# *7.3.8.5 Fault and Warning Operating Modes*



### **Table 6. Fault and Warning Operating Modes(1)**

(1)  $E -$  Enabled,  $PL =$  Pulled Low,  $D =$  Disabled

#### **7.3.9 Undervoltage Warning (UVFL), Undervoltage Lockout (UVLO), and Overvoltage (OV) Protection**

The DRV8305-Q1 implements undervoltage and overvoltage monitors on its system supplies to protect the system, prevent brownout conditions, and prevent unexpected device behavior. Undervoltage is monitored for on the PVDD, AVDD, VREF, VCPH, and VCP\_LSD power supplies. Overvoltage is monitored for on the PVDD and VCPH power supplies. The values for the various undervoltage and overvoltage levels are provided in the *Electrical [Characteristics](#page-7-0)* table under the voltage protection section.

The monitors for the main power supply, PVDD, incorporates several additional features:

- Undervoltage warning (PVDD\_UVFL) level. Device operation is not impacted, report only indication.
- PVDD UVFL is warning type error indicated on the nFAULT pin and the PVDD UVFL status bit in register 0x1, bit D7.
- Independent UVLO levels for the gate driver (PVDD\_UVLO2) and VREG LDO regulator (PVDD\_UVLO1). PVDD\_UVLO2 will trigger a shutdown of the gate driver.
- PVDD\_UVLO2 is a fault type error indicated on the nFAULT pin and corresponding status bit in register 0x3, bit D10.
- PVDD UVLO2 may be disabled through the DIS\_VPVDD\_UVLO setting in register 0x9, bit D9. The fault will still be reported in the status bit in register 0x3, bit D10.
- Overvoltage detection to monitor for load dump or supply pumping conditions. Device operation is not impacted, report only indication.
- PVDD\_OV is a warning type error indicated on the nFAULT pin and the PVDD\_OV bit in register 0x1, bit D6.

The monitors for the high-side charge pump supply, VCPH, and low-side supply (VCP\_LSD) incorporate several additional features:

- VCPH relative (VCPH\_OVLO) and absolute overvoltage (VCPH\_OVLO\_ABS) detection. The DRV8305-Q1 monitors VCPH for overvoltage conditions with respect to PVDD and GND.
- VCPH\_OVLO and VCPH\_OVLO\_ABS are fault type errors reported on nFAULT and the corresponding status bit in register 0x3, bits D1-D0.
- VCPH undervoltage (VCPH\_UVLO2) is monitored to prevent underdriven MOSFET conditions. VCPH\_UVLO2 will trigger a shutdown of the gate driver.
- VCPH\_UVLO2 is a fault type error indicated on the nFAULT pin and corresponding status bit in register 0x3, bit D2.
- VCP\_LSD\_undervoltage (VCP\_LSD\_UVLO2) is monitored to prevent underdriven MOSFET conditions. VCP\_LSD\_UVLO2 will trigger a shutdown of the gate driver.
- VCP\_LSD\_UVLO2 is a fault type error indicated on the nFAULT pin and corresponding status bit in register 0x3, bit D4.
- Undervoltage protection for VCPH and VCP\_LSD may not be disabled in the operating state.

#### *7.3.9.1 Overtemperature Warning (OTW) and Shutdown (OTSD) Protection*

A multi-level temperature detection circuit is implemented in the DRV8305-Q1.

- Flag Level 1 (TEMP\_FLAG1): Level 1 overtemperature flag. No warning reported on nFAULT. Real-time flag indicated in SPI register 0x1, bit D3.
- Flag Level 2 (TEMP\_FLAG2): Level 2 overtemperature flag. No warning reported on nFAULT. Real-time flag indicated in SPI register 0x1, bit D2.
- Flag Level 3 (TEMP\_FLAG3): Level 3 overtemperature flag. No warning reported on nFAULT. Real-time flag indicated in SPI register 0x1, bit D1.
- Flag Level 4 (TEMP FLAG4): Level 4 overtemperature flag. No warning reported on nFAULT. Real-time flag indicated in SPI register 0x1, bit D8.
- Warning Level (OTW): Overtemperature warning only. Warning reported on nFAULT. Real-time flag indicated in SPI register 0x1, bit D0.
- Fault Level (OTSD): Overtemperature fault and latched shut down of the device. Fault reported on nFAULT and in SPI register 0x3, bit D8.

SPI operation is still available and register settings will be retained in the device during OTSD operation as long as PVDD is within operation range. An OTSD fault can be cleared when the device temperature has dropped below the fault level and a CLR\_FLTS is issued.



#### *7.3.9.2 Reverse Supply Protection*

The DRV8305-Q1 is designed to support an external reverse supply protection scheme. The VCPH high-side charge pump is able to supply an external load up to 10 mA. This feature allows implementation of an external reverse battery protection scheme using a MOSFET and a BJT. The MOSFET gate and BJT can be driven through VCPH with a current limiting resistor. The current limiting resistor must be sized not to exceed the maximum external load on VCPH.

The VDRAIN sense pin may also be protected against reverse supply conditions by use of a current limiting resistor. The current limit resistor must be sized not to exceed the maximum current load on the VDRAIN pin. 100  $Ω$  is recommended between VDRAIN and the drain of the external high-side MOSFET.



**Figure 14. Typical Scheme for Reverse Battery Protection Using VCPH**

#### <span id="page-30-0"></span>*7.3.9.3 MCU Watchdog*

The DRV8305-Q1 incorporates an MCU watchdog function to ensure that the external controller that is instructing the device is active and not in an unknown state. The MCU watchdog function may be enabled by writing a 1 to the WD\_EN setting in the SPI register 0x9, bit D3. The default setting for the device is with the watchdog disabled. When the watchdog is enabled, an internal timer starts to countdown to the interval set by the WD\_DLY setting in the SPI register 0x9, bits D6-D5. To restart the watchdog timer, the address 0x1 (status register) must be read by the controller within the interval set by the WD\_DLY setting. If the watchdog timer is allowed to expire without the address 0x1 being read, a watchdog fault will be enabled.

Response to a watchdog fault is as follows:

• A latched fault occurs on the DRV8305-Q1 and the gate drivers are put into a safe state. An appropriate recovery sequence must then be performed.

- The PWRGD pin is taken low for 56 µs and then back high in order to reset the controller or indicate the watchdog fault.
- The nFAULT pin is asserted low, the WD\_EN bit is cleared, and the WD\_FAULT set high in register 0x3, bit D9.
- It is recommended to read the status registers as part of the recovery or power-up routine in order to determine whether a WD\_FAULT had previously occurred.

Note that the watchdog fault results in a clearing of the WD. EN setting and it will have to be set again to resume watchdog functionality.

#### <span id="page-31-1"></span>*7.3.9.4 VREG Undervoltage (VREG\_UV)*

The DRV8305-Q1 has an undervoltage monitor on the VREG output regulator to ensure the external controller does not experience a brownout condition. The undervoltage monitor will signal a fault if the VREG output drops below a set threshold from its set point. The VREG output set point is configured for two different levels, 3.3 V or 5 V, depending on the DRV8305-Q1 device options (DRV83053Q and DRV83055Q). The VREG undervoltage level can be set through the SPI setting VREG\_UV\_LEVEL in register 0xB, bits D1-D0. The VREG undervoltage monitor can be disabled through the SPI setting DIS\_VREG\_PWRGD in register 0xB, bit D2.

Response to a VREG undervoltage fault is as follows:

- A latched fault occurs on the DRV8305-Q1 and the gate drivers are put into a safe state. An appropriate recovery sequence must then be performed.
- The PWRGD is taken low until the undervoltage condition is removed and for at least a minimum of 56 µs.
- The nFAULT pin is asserted low and the VREG UV bit set high in register 0x3, bit D6.
- The fault can be cleared after the VREG undervoltage condition is removed with CLR\_FLTS or an EN\_GATE reset pulse.

Note that the VREG undervoltage monitor is disabled on the no regulator (VREF) device option (DRV8305NQ and DRV8305NE).

#### *7.3.9.5 Latched Fault Reset Methods*

<span id="page-31-0"></span>A latched fault can be cleared after the fault condition is removed by either setting the CLR\_FLTS register bit in register 0x09 to 1 or by issuing an EN\_GATE reset pulse to the DRV8305-Q1. The CLR\_FLTS register bit will automatically reset back to 0 have the fault has been cleared.

The secondary method through the EN\_GATE pin requires a high-low-high pulse on the pin to clear the latched fault. The low duration of the pulse should be greater than or equal to 1µs.



#### <span id="page-32-0"></span>**7.4 Device Functional Modes**

#### **7.4.1 Power Up Sequence**

The DRV8305-Q1 has an internal state machine to ensure proper power up and power down sequencing of the device. When PVDD power is applied the device will remain inactive until PVDD cross the digital logic threshold. At this point, the digital logic will become active, VREG will enable (if 3.3-V or 5-V device option is used), the passive gate pulldowns will enable, and nFAULT will be driven low to indicate that the device has not reached the V<sub>PVDD UVLO2</sub> threshold. nFAULT will remain driven low until PVDD crosses the PVDD\_UVLO threshold. At this point the device will enter its standby state.



**Figure 15. Power-Up Sequence**

#### **7.4.2 Standby State**

After the power up sequence is completed and the PVDD voltage is above  $V_{\text{PVDD-UVLO2}}$  threshold, the DRV8305-Q1 will indicate successful and fault free power up of all circuits by releasing the nFAULT pin. At this point the DRV8305-Q1 will enter its standby state and be ready to accept inputs from the external controller. The DRV8305-Q1 will remain in or re-enter its standby state anytime EN GATE = LOW or a fault type error has occured. In this state the major gate driver blocks are disabled, but the passive gate pulldowns are still active to maintain the external MOSFETs in their high-impedence state. It is recommended, but not required to perform all device configurations through SPI in the standby state.

#### **7.4.3 Operating State**

After reaching the standby state and then taking EN\_GATE from LOW to HIGH, the DRV8305-Q1 will enter its operating state. The operating state enables the major gate driver and current shunt amplifier blocks for normal operation. 1 ms should be allowed after EN\_GATE is taken HIGH to allow the charge pump supply for the highside gate drivers to reach its steady state operating point. If at any point in its operating state a fault type error occurs, the DRV8305-Q1 will immediately re-enter the standby state.

#### **7.4.4 Sleep State**

The sleep state can be entered by issuing a sleep command through the SLEEP bit in SPI register 0x9, bit D2 with the device in its standby state (EN  $GATE = LOW$ ). The device will not respond to a sleep command in its operating state. After the sleep command is received, the gate drivers and output regulator (VREG) will safely power down after a programmable delay set in the SPI register 0xB, bits D4-D3. The device can then only be enabled through the WAKE pin which is a high-voltage tolerant input pin. For the DRV8305-Q1 to be brought out of sleep, the WAKE pin must be at a voltage greater than 3 V. This allows the wake pin to be driven, for example, directly by the battery through a switch, through the inhibit pin (INH) on a standard LIN interface, or through standard digital logic. The WAKE pin will only react to a wake up command if PVDD > V<sub>PVDD UVLO2</sub>. After the DRV8305-Q1 is out of SLEEP mode, all activity on the WAKE pin is ignored. The sleep state erases all values in the SPI control registers and it is not recommended to write through SPI in the sleep state.



#### **Device Functional Modes (continued)**

#### **7.4.5 Limp Home or Fail Code Operation**

The DRV8305-Q1 enables the adoption of secondary limp-home or fail code software through configurable fault mode handling. The following device features may be configured during the operating state without stopping the motor.

- IDRIVE Gate Current Output (IDRIVEN HS, IDRIVEP HS, IDRIVEN LS, IDRIVEP LS): All four IDRIVEX settings may be adjusted during normal operation without issue. This features allows the software to change the slew rate, switching characteristics of the external MOSFETs on the fly if required without having to stop the motor rotation. The IDRIVEX settings are located in the SPI registers 0x5 (high-side) and 0x6 (low-side).
- VDS Fault Mode (VDS\_MODE): The  $V_{DS}$  overcurrent monitors may be changed from latched shutdown (VDS\_MODE =  $b'000$ ) or report only (VDS\_MODE =  $b'001$ ) modes to disabled (VDS\_MODE =  $b'010$ ) mode to allow operation of the external MOSFETs past normal operating conditions. This is the only VDS\_MODE change allowed in the operating state. The VDS\_MODE setting is located in the SPI register 0xC, bits D2-D0.
- VDS Comparator Thresholds (VDS\_LEVEL): The V<sub>DS</sub> overcurrent monitor threshold (VDS\_LEVEL) may be changed at any time during operation to allow for higher than standard operating currents. The VDS\_LEVEL setting is located in the SPI register 0xC.
- VGS Fault Mode (DIS\_GDRV\_FAULT): The V<sub>GS</sub> fault detection monitors can be disabled through the SPI register 0x9, bit D8. Reporting in SPI will also be disabled as a result.
- SNS\_OCP Fault Mode (DIS\_SNS\_OCP): The sense amplifier overcurrent monitors can be disabled through the SPI register 0x9, bit D4. Reporting in SPI will also be disabled as a result.
- PVDD Undervoltage Lockout (DIS\_VPVDD\_UVLO2): The main power supply undervoltage lockout can be disabled through the SPI register 0x9, but D9. Reporting in SPI will also be disabled as a result.
- OTSD Overtemperature Shutdown (FLIP\_OTS): The overtemperature shutdown can be disabled through the SPI register 0x9, bit D10. Reporting in SPI will also be disabled as a result. The OTS overtemperature shutdown is disabled by default on the Grade 0, DRV8305xE device.



**Figure 16. Operating States**



#### <span id="page-34-0"></span>**7.5 Programming**

#### **7.5.1 SPI Communication**

#### *7.5.1.1 SPI*

The DRV8305-Q1 uses a SPI to set device configurations, operating parameters, and read out diagnostic information. The DRV8305-Q1 SPI operates in slave mode. The SPI input data (SDI) word consists of a 16-bit word with a 5-bit command and 11 bits of data. The SPI output data (SDO) word consists of 11 bits of register data with the first 5 bits (MSB) as don't cares.

A valid frame must meet following conditions:

- CPOL (clock polarity) = 0 and CPHA (clock phase) = 1.
- SCLK must be low when nSCS transitions.
- Full 16 SCLK cycles.
- Data is always propagated on the rising edge of SCLK.
- Data is always captured on the falling edge of SCLK.
- MSB is shifted in and out first.
- When nSCS is high, SCLK and SDI are ignored and SDO is high impedance.
- nSCS should be taken high for at least 500 ns between frames.
- If the data sent to SDI is less than or greater than 16 bits it is considered a frame error and the data will be ignored.



#### *7.5.1.2 SPI Format*

**Figure 17. SPI Slave Mode Timing Diagram**

#### **Programming (continued)**

The SPI input data (SDI) control word is 16 bits long and consists of the following format:

- 1 read or write bit W [15]
- 4 address bits A [14:11]
- 11 data bits D [10:0]

The SPI output data (SDO) word response word is 11 bits long (first 5 bits are don't cares). It contains the content of the register being accessed.

The MSB of the SDI word (W0) is the read/write bit. When W0 = 0, the input data is a write command. When W0 = 1, the input data is a read command.

For a write command: The response word is the data currently in the register being written.

For a read command: The response word is the data currently in the register being read.



#### **Table 7. SPI Input Data Control Word Format**

#### **Table 8. SPI Output Data Response Word Format**





# **7.6 Register Maps**



<span id="page-36-0"></span>

#### **7.6.1 Status Registers**

The status registers are used to report device warnings, fault conditions, and provide a means to prevent timing out of the watchdog timer. Status registers are read only registers.

#### *7.6.1.1 Warning and Watchdog Reset (Address = 0x1)*

#### **Table 10. Warning and Watchdog Reset Register Description**



#### *7.6.1.2 OV/VDS Faults (Address = 0x2)*

#### **Table 11. OV/VDS Faults Register Description**



#### *7.6.1.3 IC Faults (Address = 0x3)*



#### **Table 12. IC Faults Register Description**

#### *7.6.1.4 VGS Faults (Address = 0x4)*

#### **Table 13. Gate Driver VGS Faults Register Description**



**[DRV8305-Q1](http://www.ti.com.cn/product/cn/drv8305-q1?qgpn=drv8305-q1)** ZHCSF68D –MAY 2015–REVISED JULY 2019 **[www.ti.com.cn](http://www.ti.com.cn)**



#### **7.6.2 Control Registers**

Control registers are used to set the device parameters for DRV8305-Q1. The default values are shown in bold.

- Control registers are read/write registers
- Do not clear on register read, CLR\_FLTs, or EN\_GATE resets
- Cleared to default values on power up
- Cleared to default values when the device enters SLEEP mode

#### *7.6.2.1 HS Gate Drive Control (Address = 0x5)*

#### **Table 14. HS Gate Driver Control Register Description**



#### *7.6.2.2 LS Gate Drive Control (Address = 0x6)*

#### **Table 15. LS Gate Driver Control Register Description**





### *7.6.2.3 Gate Drive Control (Address = 0x7)*



### **Table 16. Gate Drive Control Register Description**



#### *7.6.2.4 IC Operation (Address = 0x9)*

<span id="page-41-0"></span>

#### **Table 17. IC Operation Register Description**

(1) Overtemperature shutdown (OTSD) is disabled by default for DRV8305xEPHPQ1 and may only be re-enabled through this control bit.



#### *7.6.2.5 Shunt Amplifier Control (Address = 0xA)*



#### **Table 18. Shunt Amplifier Control Register Description**

#### *7.6.2.6 Voltage Regulator Control (Address = 0xB)*

#### **Table 19. Voltage Regulator Control Register Description**



**NSTRUMENTS** 

**TEXAS** 

### *7.6.2.7 VDS Sense Control (Address = 0xC)*



### **Table 20. VDS Sense Control Register Description**



#### <span id="page-44-0"></span>**8 Application and Implementation**

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### <span id="page-44-1"></span>**8.1 Application Information**

The DRV8305-Q1 is a gate driver IC designed to drive a 3-phase BLDC motor in combination with external power MOSFETs. The device provides a high level of integration with three half-bridge gate drivers, three current shunt amplifiers, adjustable slew rate control, logic LDO, and a suite of protection features.

#### Īexas **INSTRUMENTS**

## **8.2 Typical Application**

The following design is a common application of the DRV8305-Q1.

<span id="page-45-0"></span>





#### **8.2.1 Design Requirements**



#### **Table 21. Design Parameters**

#### **8.2.2 Detailed Design Procedure**

#### *8.2.2.1 Gate Drive Average Current*

The gate drive supply (VCP) of the DRV8305-Q1 is capable of delivering up to 30 mA (RMS) of current to the external power MOSFETs. The charge pump directly supplies the high-side N-channel MOSFETs and a 10-V LDO powered from VCP supplies the low-side N-channel MOSFETs. The designer can determine the approximate RMS load on the gate drive supply through the following equation.

Gate Drive RMS Current = MOSFET  $Q_0 \times$  Number of Switching MOSFETs  $\times$  Switching Frequency (2)

Example: 36 nC (Q<sub>G</sub>)  $\times$  6 (N<sub>SW</sub>)  $\times$  45 kHz (f<sub>SW</sub>) = 9.72 mA

Note that this is only a first-order approximation.

#### *8.2.2.2 MOSFET Slew Rates*

The rise and fall times of the external power MOSFET can be adjusted through the use of the DRV8305-Q1 IDRIVE setting. A higher IDRIVE setting will charge the MOSFET gate more rapidly where a lower IDRIVE setting will charge the MOSFET gate more slowly. System testing requires fine tuning to the desired slew rate, but a rough first-order approximation can be calculated as shown in the following.

MOSFET Slew Rate = MOSFET  $Q_{CD}$  / IDRIVE Setting (3)

Example: 9 nC  $(Q_{GD})$  / 50 mA (IDRIVEP) = 180 ns

#### *8.2.2.3 Overcurrent Protection*

The DRV8305-Q1 provides overcurrent protection for the external power MOSFETs through the use of VDS monitors for both the high-side and low-side MOSFETs. These are intended for protecting the MOSFET in overcurrent conditions and are not for precise current regulation.

The overcurrent protection works by monitoring the VDS voltage drop of the external MOSFETs and comparing it against the internal VDS\_LEVEL set through the SPI registers. The high-side VDS is measured across the VDRAIN and SH\_X pins. The low-side VDS is measured across the SH\_X and SL\_X pins. If the VDS voltage exceeds the VDS\_LEVEL value, the DRV8305-Q1 will take action according to the VDS\_MODE register.

The overcurrent trip level can be determined with the MOSFET  $R_{DS(0n)}$  and the VDS\_LEVEL setting.

Overcurrent Trip = VDS Level (VDS\_LVL) / MOSFET  $R_{DS(on)}$  ( $R_{DS(on)}$ ) (4)

**FXAS NSTRUMENTS** 

Example: 0.197 V (VDS\_LVL) / 4.1 mΩ ( $R_{DS(ON)}$ ) = 48 A

#### *8.2.2.4 Current Sense Amplifiers*

The DRV8305-Q1 provides three bidirectional low-side current shunt amplifiers. These can be used to sense the current flowing through each half-bridge. If individual half-bridge sensing is not required, a single current shunt amplifier can be used to measure the sum of the half-bridge current. Use this simple procedure to correctly configure the current shunt amplifiers.

- 1. Determine the peak current that the motor will demand (IMAX). This demand depends on the motor parameters and the application requirements. IMAX in this example is 14 A.
- 2. Determine the available voltage output range for the current shunt amplifiers. This will be the  $\pm$  voltage around the amplifier bias voltage (VBIAS). In this case VBIAS = 1.65 V and a valid output voltage is 0 to 3.3 V. This gives an output range of  $\pm$ 1.65 V.
- 3. Determine the sense resistor value and amplifier gain settings. The sense resistor value and amplifier gain have common tradeoffs. The larger the sense resistor value, the better the resolution of the half-bridge current. This comes at the cost of additional power dissipated from the sense resistor. A larger gain value allows for the use of a smaller resolution, but at the cost of increased noise in the output signal and a longer settling time. This example uses a 5-mΩ sense resistor and the minimum gain setting of the DRV8305-Q1 (10 V/V). These values allow the current shunt amplifiers to measure ±33 A across the sense resistor.

#### <span id="page-47-0"></span>**8.2.3 VREG Reference Voltage Input (DRV8305N)**

For the DRV8305N, the VREG pin is used for a reference voltage of current sense amplifier and SDO pullup as described in *VREG: Voltage [Regulator](#page-25-0) Output*. The internal LDO is disabled, but the LDO physically exists in the device, and there is a current path from the VREG pin to the PVDD pin through the internal LDO. The reference current specified in the data sheet flows to the device if PVDD voltage  $(V_{PVDD})$  is higher than VREG pin voltage (V<sub>VREG</sub>). In case V<sub>VREG</sub> is higher than V<sub>PVDD</sub> during power up/down sequence, TI recommends to limit the current by adding a resistor to VREG pin so that the current does not exceed 50 mA. As shown in [Figure](#page-47-1) 19, a 330-Ω resistor helps limit the current to approximately 15 mA when  $V_{VRFG} = 5$  V and  $V_{PVDD} = 0$  V. For  $V_{VRFG} = 3.3$  V, TI recommends to use 220 Ω.



<span id="page-47-1"></span>**Figure 19. VREG Reference Voltage Input**

![](_page_48_Picture_0.jpeg)

#### **8.2.4 Application Curves**

![](_page_48_Figure_4.jpeg)

### <span id="page-49-0"></span>**9 Power Supply Recommendations**

### <span id="page-49-1"></span>**9.1 Power Supply Consideration in Generator Mode**

When the motor shaft of BLDC or PMSM motor is turned by an external force, the motor windings will generate a voltage on the motor inputs. This condition is known as generator mode or motor back-drive. In the generator mode, a positive voltage can be observed on SHx pins of the device. If there is a switch between VDRAIN and PVDD (SW<sub>VDRAIN</sub> in [Figure](#page-49-3) 24), and the following conditions exist in the system, the absolute maximum voltage of VCPH with respect to PVDD must be reviewed:

- Generator mode
- $SW<sub>VDRAIN</sub>$  is off
- PVDD and VCPH are low voltage (for example, PVDD = 0 V)

If SHx voltage ( $V_{\text{SHx}}$ ) exceeds the VCPH voltage, the VCPH voltage starts following  $V_{\text{SHx}}$  because of the device internal diodes D1 and D2 (or D3). If the VCPH-PVDD voltage exceeds the absolute maximum voltage of DRV8305-Q1, the ESD diode D4 starts conducting, and results in a big current from SHx to PVDD through the diodes D2, D1, and D4. To avoid this condition, TI recommends to add an external diode  $D_{VDRAIN\_PVDD}$  between VDRAIN and PVDD.

![](_page_49_Figure_9.jpeg)

**Figure 24. Power Supply Consideration in Generator Mode**

### <span id="page-49-3"></span><span id="page-49-2"></span>**9.2 Bulk Capacitance**

Having appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including the:

- Highest current required by the motor system
- Power supply's capacitance and ability to source or sink current

![](_page_49_Picture_17.jpeg)

![](_page_50_Picture_0.jpeg)

#### **Bulk Capacitance (continued)**

- Amount of parasitic inductance between the power supply and motor system
- Acceptable voltage ripple
- Type of motor used (brushed DC, brushless DC, stepper)
- Motor braking method

The inductance between the power supply and motor drive system will limit the rate that current can change from the power supply. If the local bulk capacitance is too small, the system will respond to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate-sized bulk capacitor.

![](_page_50_Figure_10.jpeg)

**Figure 25. Example Setup of Motor Drive System With External Power Supply**

The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.

**[DRV8305-Q1](http://www.ti.com.cn/product/cn/drv8305-q1?qgpn=drv8305-q1)** ZHCSF68D –MAY 2015–REVISED JULY 2019 **[www.ti.com.cn](http://www.ti.com.cn)**

![](_page_51_Picture_1.jpeg)

#### <span id="page-51-0"></span>**10 Layout**

#### <span id="page-51-1"></span>**10.1 Layout Guidelines**

Use the following layout recommendations when designing a PCB for the DRV8305-Q1.

- The DVDD and AVDD 1-μF bypass capacitors should connect directly to the adjacent GND pin to minimize loop impedance for the bypass capacitor.
- The CP1 and CP2 0.047-μF flying capacitors should be placed directly next to the DRV8305-Q1 charge pump pins.
- The VCPH 2.2-μF and VCP LSD 1-μF bypass capacitors should be placed close to their corresponding pins with a direct path back to the DRV8305-Q1 PVDD for VCPH and GND for VCP\_LSD.
- The PVDD 4.7-μF bypass capacitor should be placed as close as possible to the DRV8305-Q1 PVDD supply pin.
- Use the proper footprint as shown in the mechanical drawing.
- Minimize the loop length for the high-side and low-side gate drivers. The high-side loop is from the DRV8305- Q1 GH\_X to the power MOSFET and returns through SH\_X. The low-side loop is from the DRV8305-Q1 GL\_X to the power MOSFET and returns through SL\_X.
- The VDRAIN pin is used to sense the DRAIN voltage of the high-side MOSFETs for the  $V_{DS}$  overcurrent monitors. It should route through the 100- $\Omega$  series resistor directly to the MOSFET DRAIN, ideally at the midpoint of the half-bridge connections in order to get the most accurate sense point.

#### **10.2 Layout Example**

<span id="page-51-2"></span>![](_page_51_Figure_14.jpeg)

**Figure 26. Layout Recommendation**

![](_page_52_Picture_0.jpeg)

### <span id="page-52-0"></span>**11** 器件和文档支持

### <span id="page-52-1"></span>**11.1** 文档支持

请参见以下文档了解详细信息。

- 德州仪器 (TI),《汽车 *12V 200W (20A) BLDC* [电机驱动器参考设计》](http://www.ti.com/cn/lit/pdf/TIDUBP9)
- 德州仪器 (TI), [《汽车两轴电动座椅驱动器参考设计》](http://www.ti.com/cn/lit/pdf/TIDUCM0)
- 德州仪器 (TI),《*PowerPAD™* [热增强型封装》](http://www.ti.com/cn/lit/pdf/SLMA002)应用报告
- 德州仪器 (TI),《*[PowerPAD™](http://www.ti.com/cn/lit/pdf/SLMA004)* 速成》应用报告
- 德州仪器 (TI),《使用 *MSP430* [的传感器式三相](http://www.ti.com/cn/lit/pdf/SLAA503) *BLDC* 电机控制》应用报告
- 德州仪器 (TI),《了解 *TI* [电机栅极驱动器中的](http://www.ti.com/cn/lit/pdf/SLVA714) *IDRIVE* 和 *TDRIVE*》应用报告

#### <span id="page-52-2"></span>**11.2** 接收文档更新通知

<span id="page-52-8"></span>要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我 进行注册, 即可每周接收产 品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### <span id="page-52-3"></span>**11.3** 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's [Terms](http://www.ti.com/corp/docs/legal/termsofuse.shtml) of [Use.](http://www.ti.com/corp/docs/legal/termsofuse.shtml)

**TI E2E™ Online [Community](http://e2e.ti.com)** *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design [Support](http://support.ti.com/)** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### <span id="page-52-4"></span>**11.4** 商标

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### <span id="page-52-5"></span>**11.5** 静电放电警告

![](_page_52_Picture_21.jpeg)

这些装置包含有限的内置 ESD 保护。 存储或装卸时, 应将导线一起截短或将装置放置于导电泡棉中, 以防止 MOS 门极遭受静电损 伤。

#### <span id="page-52-6"></span>**11.6 Glossary**

[SLYZ022](http://www.ti.com/cn/lit/pdf/SLYZ022) — *TI Glossary*.

This glossary lists and explains terms, acronyms, and definitions.

#### <span id="page-52-7"></span>**12** 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此数据表的浏览器版本,请查阅左侧的导航栏。

![](_page_53_Picture_0.jpeg)

### **PACKAGING INFORMATION**

![](_page_53_Picture_335.jpeg)

**(1)** The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

**(3)** MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**(4)** There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

**(5)** Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

![](_page_54_Picture_0.jpeg)

# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Dec-2020

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

![](_page_55_Picture_1.jpeg)

**TEXAS** 

#### **TAPE AND REEL INFORMATION**

**STRUMENTS** 

![](_page_55_Figure_4.jpeg)

![](_page_55_Figure_5.jpeg)

#### **QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE**

![](_page_55_Figure_7.jpeg)

![](_page_55_Picture_310.jpeg)

![](_page_56_Picture_0.jpeg)

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Feb-2023

![](_page_56_Figure_4.jpeg)

\*All dimensions are nominal

![](_page_56_Picture_122.jpeg)

### **TEXAS NSTRUMENTS**

#### **TRAY**

www.ti.com 24-Feb-2023

![](_page_57_Figure_5.jpeg)

Chamfer on Tray corner indicates Pin 1 orientation of packed units.

![](_page_57_Picture_248.jpeg)

\*All dimensions are nominal

**7 x 7, 0.5 mm pitch** QUAD FLATPACK

# **GENERIC PACKAGE VIEW**

**PHP 48 TQFP - 1.2 mm max height** 

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

![](_page_58_Picture_6.jpeg)

![](_page_58_Picture_7.jpeg)

# **PHP0048N PowerPAD HTQFP - 1.2 mm max height** TM

PLASTIC QUAD FLATPACK

**PACKAGE OUTLINE**

![](_page_59_Figure_3.jpeg)

#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MS-026.
- 5. Feature may not be present.

![](_page_59_Picture_11.jpeg)

# **EXAMPLE BOARD LAYOUT**

# **PHP0048N** PowerPAD™ HTQFP - 1.2 mm max height

PLASTIC QUAD FLATPACK

![](_page_60_Figure_4.jpeg)

NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. See technical brief, Powerpad thermally enhanced package, Texas Instruments Literature No. SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.
- 10. Size of metal pad may vary due to creepage requirement.

![](_page_60_Picture_11.jpeg)

# **EXAMPLE STENCIL DESIGN**

# **PHP0048N** PowerPAD™ HTQFP - 1.2 mm max height

PLASTIC QUAD FLATPACK

![](_page_61_Figure_4.jpeg)

NOTES: (continued)

11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

12. Board assembly site may have different recommendations for stencil design.

![](_page_61_Picture_8.jpeg)

#### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源, 不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担 保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验 证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。 您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成 本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI [的销售条款或](https://www.ti.com.cn/zh-cn/legal/terms-conditions/terms-of-sale.html) [ti.com](https://www.ti.com) 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司