









**CDCVF25081** ZHCSOP0B - OCTOBER 2001 - REVISED JANUARY 2022

# CDCVF25081 3.3V 锁相环时钟驱动器

# 1 特性

- 基于锁相环的零延迟缓冲器
  - 1个时钟输入,2组4个输出
  - 无需外部 RC 网络
- 电源电压: 3V 至 3.6V
- 工作频率: 8 MHz 至 200 MHz
- 低附加抖动(逐周期):在
  - 66MHz 至 200MHz 频率下为 ±100ps
- 支持断电模式
  - 电流消耗: < 20µA

断电模式

- 25Ω 片上串联阻尼电阻器
- 工业温度范围: 40°C 至 85°C
- 与扩频时钟兼容 (SSC)
- 封装采用
  - 9.9mm × 3.91mm 16 引脚 SOIC (D)
  - 5.0mm × 4.4mm 16 引脚 TSSOP (PW)

#### 2 应用

- 国防无线电
- 量产开关和混频器
- 雷达
- 体外诊断
- CT 和 PET 扫描仪

#### 3 说明

CDCVF25081 是一款高性能、低偏差、低抖动锁相环 时钟驱动器。它使用 PLL 根据输入时钟信号对输出时 钟的频率和相位进行精准校准。输出分为 2 组, 共 8 个缓冲 CLKIN 输出。当不存在 CLKIN 信号时,器件会 自动将输出置于低电平状态 (关断模式)。

S1 和 S2 引脚允许选择 PLL 或旁路 PLL 输出。保持开 路时,输出将禁用为逻辑低电平状态。

该器件支持失效防护功能。该器件还整合了输入迟滞, 可防止在没有输入信号的情况下输出随机振荡。

该器件可在 3.3V 电源环境下工作, 额定温度范围是 -40°C 至 85°C (环境温度)。

#### 器件信息(1)

| 器件型号       | 封装         | 封装尺寸(标称值)       |
|------------|------------|-----------------|
| CDCVF25081 | SOIC (16)  | 9.90mm x 3.91mm |
|            | TSSOP (16) | 5.00mm × 4.40mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



功能方框图



# **Table of Contents**

| 1 特性                                 | 1 | 8.3 Feature Description                 | 12 |
|--------------------------------------|---|-----------------------------------------|----|
| 2 应用                                 |   | 8.4 Device Functional Modes             |    |
| 3 说明                                 |   | 9 Application and Implementation        | 13 |
| 4 Revision History                   |   | 9.1 Application Information             | 13 |
| 5 Pin Configuration and Functions    |   | 9.2 Typical Application                 |    |
| 6 Specifications                     |   | 10 Power Supply Recommendations         | 15 |
| 6.1 Absolute Maximum Ratings         |   | 11 Layout                               | 16 |
| 6.2 ESD Ratings                      |   | 11.1 Layout Guidelines                  | 16 |
| 6.3 Recommended Operating Conditions |   | 11.2 Layout Example                     | 16 |
| 6.4 Thermal Information              |   | 12 Device and Documentation Support     | 17 |
| 6.5 Electrical Characteristics       |   | 12.1 Documentation Support              | 17 |
| 6.6 Timing Requirements              |   | 12.2 接收文档更新通知                           | 17 |
| 6.7 Switching Characteristics        |   | 12.3 支持资源                               |    |
| 6.8 Typical Characteristics          |   | 12.4 Trademarks                         | 17 |
| 7 Parameter Measurement Information  |   | 12.5 Electrostatic Discharge Caution    | 17 |
| 8 Detailed Description               |   | 12.6 术语表                                |    |
| 8.1 Overview                         |   | 13 Mechanical, Packaging, and Orderable |    |
| 8.2 Functional Block Diagram         |   | Information                             | 17 |
| · ·                                  |   |                                         |    |

4 Revision History 注:以前版本的页码可能与当前版本的页码不同

| Cł | hanges from Revision A (February 2003) to Revision B (January 2022) | Page                                   |
|----|---------------------------------------------------------------------|----------------------------------------|
| •  | 更新了整个文档中的表格、图和交叉参考的编号格式                                             | ······································ |
| •  | 添加了 ESD 等级表、热性能信息表、特性说明部分、器件功能模式、应用和实施部分、                           | <i>电源相关建议</i> 部                        |
|    | 分、布局部分、器件和文档支持部分以及机械、封装和可订购信息部分                                     | ······································ |



# **5 Pin Configuration and Functions**



图 5-1. D or PW Package 16-Pin SOIC or TSSOP Top View

表 5-1. Pin Functions

| NAME NO.       |            | I/O TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                      |  |  |
|----------------|------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                |            | I/O I TPE               |                                                                                                                                                                                                                                                                                                  |  |  |
| INPUT CLOCK    |            |                         |                                                                                                                                                                                                                                                                                                  |  |  |
| CLKIN          | 1          | I                       | Clock input. CLKIN must have a fixed frequency and phase in order for the PLL to acquire lock. Once the circuit is powered up and a valid signal is applied, a stabilization time is required for the PLL to phase lock the feedback signal to CLKIN.                                            |  |  |
| INPUT SELECT   |            |                         |                                                                                                                                                                                                                                                                                                  |  |  |
| S1, S2         | 9, 8       | I                       | Input Selection. Selects input port. (See 表 8-2.)                                                                                                                                                                                                                                                |  |  |
| FEEDBACK       |            |                         |                                                                                                                                                                                                                                                                                                  |  |  |
| FBIN           | 16         | I                       | Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN must be wired to one of the outputs to complete the feedback loop of the internal PLL. The integrated PLL synchronizes the FBIN and output signal so there is nominally zero-delay from input clock to output clock. |  |  |
| OUTPUT CLOCKS  |            |                         |                                                                                                                                                                                                                                                                                                  |  |  |
| 1Y0            | 2          | 0                       | Bank 1 Y0 clock output with an integrated 25- $\Omega$ series-damping resistor.                                                                                                                                                                                                                  |  |  |
| 1Y1            | 3          | 0                       | Bank 1 Y1 clock output with an integrated 25- $\Omega$ series-damping resistor.                                                                                                                                                                                                                  |  |  |
| 1Y2            | 14         | 0                       | Bank 1 Y2 clock output with an integrated 25- $\Omega$ series-damping resistor.                                                                                                                                                                                                                  |  |  |
| 1Y3            | 15         | 0                       | Bank 1 Y3 clock output with an integrated 25- $\Omega$ series-damping resistor.                                                                                                                                                                                                                  |  |  |
| 2Y0            | 6          | 0                       | Bank 2 Y0 clock output with an integrated 25- $\Omega$ series-damping resistor.                                                                                                                                                                                                                  |  |  |
| 2Y1            | 7          | 0                       | Bank 2 Y1 clock output with an integrated 25- $\Omega$ series-damping resistor.                                                                                                                                                                                                                  |  |  |
| 2Y2            | 10         | 0                       | Bank 2 Y2 clock output with an integrated 25- $\Omega$ series-damping resistor.                                                                                                                                                                                                                  |  |  |
| 2Y3            | 11         | 0                       | Bank 2 Y3 clock output with an integrated 25- $\Omega$ series-damping resistor.                                                                                                                                                                                                                  |  |  |
| SUPPLY VOLTAGE | AND GROUND | 1                       |                                                                                                                                                                                                                                                                                                  |  |  |
| VDD            | 4, 13      | Р                       | 3.3V power supply for output channels and core voltage.                                                                                                                                                                                                                                          |  |  |
| GND            | 5, 12      | G                       | Ground. Connect ground pad to system ground.                                                                                                                                                                                                                                                     |  |  |

- (1) The definitions below define the I/O type for each pin.
  - I = Input
  - O = Output
  - P = Power Supply



• G = Ground

# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                          |                                           |                          |      | MIN                    | MAX | UNIT |
|------------------|------------------------------------------|-------------------------------------------|--------------------------|------|------------------------|-----|------|
| $V_{DD}$         | Power supply voltage                     |                                           | -0.5                     | 4.6  | V                      |     |      |
| VI               | Input voltage range <sup>(2) (3)</sup>   | Input voltage range <sup>(2) (3)</sup>    |                          |      | -0.5                   | 4.6 | V    |
| Vo               | Output voltage range <sup>(2) (3)</sup>  |                                           |                          | -0.5 | V <sub>DD,</sub> + 0.5 | V   |      |
| I <sub>IK</sub>  | Input clamp current (V <sub>I</sub> < 0) |                                           |                          | -50  |                        | mA  |      |
| I <sub>OK</sub>  | Output clamp current (V                  | Output clamp current (V <sub>O</sub> < 0) |                          | -50  |                        | mA  |      |
| Io               | Continuous total output                  | current (V <sub>O</sub>                   | = 0 to V <sub>DD</sub> ) |      | -50                    |     | mA   |
| ۵                | Package thermal                          | PW pa                                     | ckage                    |      |                        | 147 | °C/W |
| $^{	heta}$ JA    | impedance <sup>(4)</sup>                 | D pack                                    | age                      |      |                        | 112 | °C/W |
| T <sub>stg</sub> | Storage temperature                      | Storage temperature                       |                          |      | -65                    | 150 | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

- (2) The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (3) This value is limited to 4.6 V maximum.
- (4) The package thermal impedance is calculated in accordance with JESD 51.

#### 6.2 ESD Ratings

|  |                                            |                                                                                          |       | VALUE | UNIT |
|--|--------------------------------------------|------------------------------------------------------------------------------------------|-------|-------|------|
|  | V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | V     |      |
|  |                                            | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V     |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### **6.3 Recommended Operating Conditions**

|                                                | MIN  | NOM | MAX | UNIT |
|------------------------------------------------|------|-----|-----|------|
| Supply voltage, V <sub>DD</sub>                | 3    | 3.3 | 3.6 | V    |
| Low level input voltage, V <sub>IL</sub>       |      |     | 0.8 | V    |
| High level input voltage, V <sub>IH</sub>      | 2    |     |     | V    |
| Input voltage, V <sub>I</sub>                  | 0    |     | 3.6 | V    |
| High-level output current, I <sub>OH</sub>     |      |     | -12 | mA   |
| Low-level output current, I <sub>OL</sub>      |      |     | 12  | mA   |
| Operating free-air temperature, T <sub>A</sub> | - 40 |     | 85  | °C   |



#### **6.4 Thermal Information**

|                                                           |                                              | CDCV     | CDCVF25081 |      |  |  |
|-----------------------------------------------------------|----------------------------------------------|----------|------------|------|--|--|
|                                                           | THERMAL METRIC <sup>(1)</sup>                | SOIC (D) | TSSOP (PW) | UNIT |  |  |
|                                                           |                                              | 16 PINS  | 16 PINS    |      |  |  |
| R <sub>θ JA</sub>                                         | Junction-to-ambient thermal resistance       | 87.5     | 109.9      | °C/W |  |  |
| R <sub>θ JC(top)</sub>                                    | Junction-to-case (top) thermal resistance    | 46.0     | 40.4       | °C/W |  |  |
| R <sub>θ JB</sub>                                         | Junction-to-board thermal resistance         | 46.2     | 56.1       | °C/W |  |  |
| $\Psi_{ m JT}$ Junction-to-top characterization parameter |                                              | 11.7     | 3.6        | °C/W |  |  |
| $\Psi_{JB}$                                               | Junction-to-board characterization parameter | 45.8     | 55.6       | °C/W |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953).

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                        | TEST CONDITIONS                                                                                                                                                                                                              | MIN                                                   | TYP <sup>(1)</sup>                                     | MAX                                                    | UNIT                                                   |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|
| Input voltage                    | $V_{DD} = 3 \text{ V, I}_{I} = -18 \text{ mA}$                                                                                                                                                                               |                                                       |                                                        | - 1.2                                                  | V                                                      |
| Input current                    | V <sub>I</sub> = 0 V or V <sub>DD</sub>                                                                                                                                                                                      |                                                       | ,                                                      | ±5                                                     | μA                                                     |
| Power down current               | $f_{CLKIN} = 0 MHz, V_{DD} = 3.3 V$                                                                                                                                                                                          |                                                       |                                                        | 20                                                     | μA                                                     |
| Output 3-state                   | $V_{o} = 0 \text{ V or } V_{DD}, V_{DD} = 3.6 \text{ V}$                                                                                                                                                                     |                                                       | -                                                      | ±5                                                     | μΑ                                                     |
| Input capacitance at FBIN, CLKIN | V <sub>I</sub> = 0 V or V <sub>DD</sub>                                                                                                                                                                                      |                                                       | 4                                                      |                                                        | pF                                                     |
| Input capacitance at S1, S2      | V <sub>I</sub> = 0 V or V <sub>DD</sub>                                                                                                                                                                                      |                                                       | 2.2                                                    |                                                        | pF                                                     |
| Output capacitance               | V <sub>I</sub> = 0 V or V <sub>DD</sub>                                                                                                                                                                                      |                                                       | 3                                                      |                                                        | pF                                                     |
|                                  | $V_{DD}$ = min to max, $I_{OH}$ = $-100 \mu A$                                                                                                                                                                               | V <sub>DD</sub> - 0.2                                 | -                                                      |                                                        |                                                        |
| High-level output voltage        | $V_{DD} = 3 \text{ V, } I_{OH} = -12 \text{ mA}$                                                                                                                                                                             | 2.1                                                   |                                                        |                                                        | V                                                      |
|                                  | $V_{DD} = 3 \text{ V, } I_{OH} = -6 \text{ mA}$                                                                                                                                                                              | 2.4                                                   |                                                        |                                                        |                                                        |
|                                  | $V_{DD}$ = min to max, $I_{OL}$ = 100 $\mu$ A                                                                                                                                                                                |                                                       |                                                        | 0.2                                                    |                                                        |
| Low-level output voltage         | V <sub>DD</sub> = 3 V, I <sub>OL</sub> = 12 mA                                                                                                                                                                               |                                                       |                                                        | 0.8                                                    | V                                                      |
|                                  | $V_{DD} = 3 \text{ V}, I_{OL} = 6 \text{ mA}$                                                                                                                                                                                |                                                       |                                                        | 0.55                                                   |                                                        |
|                                  | V <sub>DD</sub> = 3 V, V <sub>O</sub> = 1 V                                                                                                                                                                                  | - 24                                                  |                                                        |                                                        |                                                        |
| High-level output current        | V <sub>DD</sub> = 3.3 V, V <sub>O</sub> = 1.65 V                                                                                                                                                                             |                                                       | - 30                                                   |                                                        | mA                                                     |
|                                  | V <sub>DD</sub> = 3.6 V, V <sub>O</sub> = 3.135 V                                                                                                                                                                            |                                                       |                                                        | - 15                                                   |                                                        |
|                                  | V <sub>DD</sub> = 3 V, V <sub>O</sub> = 1.95 V                                                                                                                                                                               | 26                                                    |                                                        |                                                        |                                                        |
| Low-level output current         | V <sub>DD</sub> = 3.3 V, V <sub>O</sub> = 1.65 V                                                                                                                                                                             |                                                       | 33                                                     |                                                        | mA                                                     |
|                                  | V <sub>DD</sub> = 3.6 V, V <sub>O</sub> = 0.4 V                                                                                                                                                                              |                                                       |                                                        | 14                                                     |                                                        |
|                                  | Input voltage Input current Power down current Output 3-state Input capacitance at FBIN, CLKIN Input capacitance at S1, S2 Output capacitance High-level output voltage  Low-level output voltage  High-level output current | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

<sup>(1)</sup> All typical values are at respective nominal  $V_{\text{DD}}$ .

# 6.6 Timing Requirements

over recommended ranges of supply voltage, load, and operating free-air temperature

|                                   |                        | MIN | NOM MAX | UNIT    |
|-----------------------------------|------------------------|-----|---------|---------|
| Clock frequency f                 | C <sub>L</sub> = 25 pF | 8   | 100     | MHz     |
| Clock frequency, f <sub>clk</sub> | $C_L = 15 \text{ pF}$  | 66  | 200     | IVII IZ |

Product Folder Links: CDCVF25081

<sup>(2)</sup> For I<sub>DD</sub> over frequency see \( \begin{array}{c} \begin{array}{c} 9-2. \end{array} \)

# **6.7 Switching Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                  | TEST CONDITIONS                                                                   | MIN   | TYP <sup>(1)</sup> | MAX  | UNIT  |
|----------------------|--------------------------------------------|-----------------------------------------------------------------------------------|-------|--------------------|------|-------|
| t <sub>(lock)</sub>  | PLL lock time                              | f = 100 MHz                                                                       |       | 10                 |      | μs    |
| t                    | Phase offset (CLKIN to FBIN)               | f = 8  MHz to  66  MHz,<br>$Vth = V_{DD}/2^{(3)}$ - 200                           |       | 200                | ne   |       |
| t(phoffset)          |                                            | f = 66 MHz to 200 MHz,<br>Vth = V <sub>DD</sub> /2 <sup>(3)</sup>                 | - 150 |                    | 150  | ps    |
| t <sub>PLH</sub>     | Low-to-high level output propagation delay | 1 A Mill Co. Co. T.                                                               |       | 6                  | ns   |       |
| t <sub>PHL</sub>     | High-to-low level output propagation delay | f = 1 MHz, C <sub>L</sub> = 25 pF                                                 |       |                    |      | 6     |
| t <sub>sk(o)</sub>   | Output skew (Yn to Yn) (2)                 |                                                                                   |       |                    | 150  | ps    |
| t <sub>sk(pp)</sub>  | Part-to-part skew                          | S2 = high, S1 = high (PLL mode)                                                   |       |                    | 600  | ps    |
|                      |                                            | S2 = high, S1 = low (PLL bypass)                                                  |       |                    | 700  |       |
|                      |                                            | f = 66 MHz to 200 MHz, C <sub>L</sub> = 15 pF                                     |       |                    | ±100 |       |
| $t_{\text{jit(cc)}}$ | Jitter (cycle-to-cycle)                    | f = 66 MHz to 100 MHz, C <sub>L</sub> = 25 pF,<br>f = 8 MHz to 66 MHz (see 图 6-2) |       |                    | ±150 | ps    |
| odc                  | Output duty cycle                          | f = 8 MHz to 200 MHz                                                              | 43%   |                    | 57%  |       |
| t <sub>sk(p)</sub>   | Pulse skew                                 | S2 = High, S1 = low (PLL bypass),<br>f = 1 MHz, C <sub>L</sub> = 25 pF            |       |                    | 0.7  | ns    |
|                      | Dies time rate                             | C <sub>L</sub> = 15 pF, See 图 <b>7-4</b>                                          | 0.8   |                    | 3.3  | V//no |
| t <sub>RISE</sub>    | Rise time rate                             | C <sub>L</sub> = 25 pF, See 图 7-4                                                 | 0.5   |                    | 2    | V/ns  |
|                      | Fall Constants                             | C <sub>L</sub> = 15 pF, See 图 7-4                                                 | 0.8   |                    | 3.3  | VII   |
| t <sub>FALL</sub>    | Fall time rate                             | C <sub>L</sub> = 25 pF, See 图 7-4                                                 | 0.5   |                    | 2    | V/ns  |
|                      |                                            |                                                                                   | 1     |                    |      |       |

<sup>(1)</sup> 

All typical values are at respective nominal  $V_{DD}$ . The  $t_{sk(o)}$ specification is only valid for equal loading of all outputs. (2)

<sup>(3)</sup> Similar waveform at CLKIN and FBIN are required. For phase displacement between CLKIN and Y-outputs see 🛭 6-1.



# **6.8 Typical Characteristics**

图 6-1 captures the variation of the CDCVF25081 current consumption with capacitive load and phase displacement. 图 6-2 shows the variation of the cycle-to-cycle jitter across frequency.





#### 7 Parameter Measurement Information



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics:  $Z_0 = 50 \Omega$ ,  $t_r < 1.2 \text{ ns}$ ,  $t_f < 1.2 \text{ ns}$ .
- C. The outputs are measured one at a time with one transition per measurement.

图 7-1. Test Load Circuit



图 7-2. Voltage Thresholds for Measurements, Phase Offset (PLL Mode)



NOTE: odc =  $t_1/(t_1 + t_2) \times 100\%$ 

图 7-3. Output Skew and Output Duty Cycle (PLL Mode)





NOTE:  $t_{sk(p)} = |t_{PLH} - t_{PHL}|$ 

图 7-4. Propagation Delay and Pulse Skew (Non-PLL Mode)

# **8 Detailed Description**

#### 8.1 Overview

The CDCVF25081 is a low jitter, low skew, phase-locked loop clock buffer solution. Unlike many products containing PLLs, the CDCVF25081 does not require an external RC network. The loop filter for the PLL is included on-chip, minimizing component count, space, and cost. Two banks of four outputs each provide buffered copies of the CLKIN.

# 8.2 Functional Block Diagram



图 8-1. Functional Block Diagram

#### 8.3 Feature Description

The CDCVF25081 has an integrated PLL with a dedicated feedback pin (FBIN) for synchronization and zero-delay. FBIN must be directly routed to a clock output to complete the feedback loop. When no input is applied to the CLKIN pin, the device powers down the outputs by setting them to a low logic level.

Because it is based on a PLL circuitry, the CDCVF25081 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This time is required following power up and application of a fixed-frequency signal at CLKIN and any changes to the PLL reference.

Output duty cycles are adjusted to 50%, independent of duty cycle at CLKIN. Each output has an internal series damping resistor of 25 ohms useful in driving point-to-point loads. Unused outputs can be left floating to reduce overall system cost.

表 8-1 lists the output bank mapping of the CDCVF25081.

表 8-1. Output Bank Mapping

| BANK | CLOCK OUTPUTS      |
|------|--------------------|
| 0    | 1Y0, 1Y1, 1Y2, 1Y3 |
| 1    | 2Y0, 2Y1, 2Y2, 2Y3 |

#### 8.4 Device Functional Modes

The CDCVF25081 operates from a 3.3-V supply. 表 8-2 shows the output logic states of the device based on the selection pins. Based on the input selection pins (S1 and S2), the two output banks can be set as PLL outputs, bypassed PLL outputs, or high impedance.

表 8-2. Output Logic Table

| S2 | S1 | Bank 1 | Bank 2 | OUTPUT SOURCE            | PLL SHUTDOWN |  |  |  |  |  |  |  |
|----|----|--------|--------|--------------------------|--------------|--|--|--|--|--|--|--|
| 0  | 0  | Hi-Z   | Hi-Z   | N/A                      | Yes          |  |  |  |  |  |  |  |
| 0  | 1  | Active | Hi-Z   | PLL <sup>(1)</sup>       | No           |  |  |  |  |  |  |  |
| 1  | 0  | Active | Active | Input clock (PLL bypass) | Yes          |  |  |  |  |  |  |  |
| 1  | 1  | Active | Active | PLL <sup>(1)</sup>       | No           |  |  |  |  |  |  |  |

(1) If CLKIN < 2 MHz, then the outputs are switched to a LOW level.

# 9 Application and Implementation

#### 备注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

The CDCVF25081 is a low additive jitter, phase-locked loop driver that can operate up to 200 MHz with a 3.3-V supply. The PLL circuitry is internal to device requiring no additional configuration by the user.

#### 9.2 Typical Application



图 9-1. System Configuration Example

#### 9.2.1 Design Requirements

Any output pin can be used to synchronize the FBIN to the outputs. TI recommends to not have a load on the output routed to the FBIN pin for optimum results.

# 9.2.2 Detailed Design Procedure

Unused outputs can be left floating. See the *Power Supply Recommendations* section for recommended filtering techniques.

#### 9.2.3 Application Curves



图 9-2. Supply Current vs. Frequency

#### 10 Power Supply Recommendations

High-performance clock buffers can be sensitive to noise on the power supply, which may dramatically increase the additive jitter of the buffer. Thus, it is essential to manage any excessive noise from the system power supply, especially for applications where the jitter and phase noise performance is critical.

Filter capacitors are used to eliminate the low-frequency noise from the power supply, where the bypass capacitors provide the very low impedance path for high-frequency noise and guard the power supply system against induced fluctuations. These bypass capacitors also provide instantaneous current surges as required by the device and should have low equivalent series resistance (ESR). To properly bypass the supply, the decoupling capacitors must be placed very close to the power-supply terminals, be connected directly to the ground plane, and laid out with short loops to minimize inductance. TI recommends adding as many high-frequency (for example, 0.1 µF) bypass capacitors, as there are supply terminals in the package. TI recommends, but does not require, inserting a ferrite bead between the board power supply and the chip power supply that isolates the high-frequency switching noises generated by the clock buffer. These beads prevent the switching noise from leaking into the board supply. It is imperative to choose an appropriate ferrite bead with very low DC resistance to provide adequate isolation between the board supply and the chip supply, as well as to maintain a voltage at the supply terminals that is greater than the minimum voltage required for proper operation.



图 10-1. Power Supply Decoupling

#### 11 Layout

# 11.1 Layout Guidelines

☑ 11-1 shows a conceptual layout detailing recommended placement of power-supply bypass capacitors. For component side mounting, use 0402 body size capacitors to facilitate signal routing. Keep the connections between the bypass capacitors and the power supply on the device as short as possible. Ground the other side of the capacitor using a low-impedance connection to the ground plane.

#### 11.2 Layout Example



- Ground bypass capacitor with low impedance connection to ground plane
- 0402 or smaller body size capacitors are recommended
- Place bypass power supply capacitors as short as possible to device pin

图 11-1. PCB Conceptual Layout

# 12 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### **12.1 Documentation Support**

#### 12.1.1 Related Documentation

#### 12.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 12.3 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 14-Oct-2022

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| CDCVF25081D      | ACTIVE     | SOIC         | D                  | 16   | 40             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | CKV25081                | Samples |
| CDCVF25081DR     | ACTIVE     | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | CKV25081                | Samples |
| CDCVF25081PW     | ACTIVE     | TSSOP        | PW                 | 16   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | CK081                   | Samples |
| CDCVF25081PWG4   | ACTIVE     | TSSOP        | PW                 | 16   | 90             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | CK081                   | Samples |
| CDCVF25081PWR    | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | CK081                   | Samples |
| CDCVF25081PWRG4  | ACTIVE     | TSSOP        | PW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | CK081                   | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 14-Oct-2022

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCVF25081DR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CDCVF25081PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 5-Dec-2023



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCVF25081DR  | SOIC         | D               | 16   | 2500 | 350.0       | 350.0      | 43.0        |
| CDCVF25081PWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

#### **TUBE**



\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CDCVF25081D    | D            | SOIC         | 16   | 40  | 505.46 | 6.76   | 3810   | 4      |
| CDCVF25081PW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| CDCVF25081PWG4 | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |

# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.





SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司