**BQ77207** ZHCSPB8A - DECEMBER 2021 - REVISED JUNE 2022 # BQ77207 具有内部延迟计时器、适用于 3 节至 7 节串联锂离子电池的电压和 温度保护器 # 1 特性 - 3 节至 7 节串联电池保护 - 高精度过压保护 - 25°C 时为 ± 10mV - 0°C 至 60°C 时为 ± 20mV - 3.55V 至 5.1V 的 过压保护选项 - 1.0V 至 3.5V 的欠压保护选项 - 开路连接检测 - 使用 NTC 或 PTC 的过热保护 - 支持电池随机连接 - 提供功能安全 - 固定内部延迟计时器 - 固定检测阈值 - 固定输出驱动类型,适用于每个 COUT 和 DOUT - 高电平有效或低电平有效 - 高电平有效驱动达 6V - 漏极开路,可从外部上拉至 VDD - 低功耗 I<sub>CC</sub> ≈ 1µA $(V_{CELL(ALL)} < V_{OV})$ - 每节电池输入具有小于 100nA 的低泄漏电流,且禁 用开路检测 - 封装尺寸选项 - 12 引脚 WSON, 引线间距为 0.5mm #### 2 应用 - 锂离子电池组保护,可应用于: - 手持园艺工具 - 手持电动工具 - 无线真空吸尘器 - UPS 备用电池 - 轻型电动车辆(电动自行车、电动踏板车、踏板 辅助自行车) # 3 说明 BQ77207 产品系列提供了多种电压和温度监控功能, 包括适用于锂离子电池组系统的过压 (OVP)、欠压 (UVP)、开路 (OW)、过热 (OT) 保护,可独立监控每节 电池是否具有过压、欠压和开路情况。通过增加外部 NTC 或 PTC 热敏电阻,该器件可以检测到过热情况。 当检测到存在过压、欠压、开路或过热情况时, BQ77207 器件即启动内部延迟计时器。延迟计时器过 期时,将触发相应的输出进入其工作状态(根据配置的 不同,为高电平或低电平状态)。 #### 器件信息表 | 器件型号 | 封装 <sup>(1)</sup> | 封装尺寸 ( 标称值 ) | |-----------|-------------------|---------------| | BQ7720700 | WSON (12) | 3.0mm × 2.0mm | 如需了解可用封装,请参阅数据表末尾的可订购产品附录和 Device Comparison Table. 简化版原理图 # **Table of Contents** | 1 特性 1 | 9.4 Device Functional Modes | 10 | |--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | 2 应用 | | 12 | | 3 说明1 | 40.4 4 11 11 1 6 11 | 12 | | 4 Revision History | | 14 | | 5 说明(续) | 44 Danisa Oriante Danasana alatiana | 15 | | 6 Device Comparison Table | 3 12 Layout | | | 7 Pin Configuration and Functions | | 16 | | 8 规格 | | 16 | | 8.1 Absolute Maximum Ratings | 13 DAVICE and DOCUMENTATION SUPPORT | 17 | | 8.2 ESD Ratings | 10 1 <u>数一子安日</u> 4 主 丰 阳 | 17 | | 8.3 Recommended Operating Conditions | 40 0 tg/l/c - 2 + 1/2 th 20.2 fb 60 | 17 | | 8.4 Thermal Information | and the state of t | | | 8.5 DC Characteristics. | · <u> </u> | | | 8.6 Timing Requirements | | | | 9 Detailed Description | and the second s | | | 9.1 Overview | | | | 9.2 Functional Block Diagram | | 17 | | 9.3 Feature Description | | | # **4 Revision History** 注:以前版本的页码可能与当前版本的页码不同 # Changes from Revision \* (December 2021) to Revision A (June 2022)Page• Added the BQ7720701 and BQ7720702 devices to 节 6; added the OVP and UVP output delays......3 # 5 说明(续) 如果检测到过压故障,将触发 COUT 引脚。如果检测到欠压故障,将触发 DOUT 引脚。如果检测到过热或开路故障,则同时触发 DOUT 和 COUT 引脚。为了实现更快速的产品线测试,BQ77207 器件可提供延迟时间大幅减少的客户测试模式 (CTM)。 # **6 Device Comparison Table** | PART NUMBER <sup>(1)</sup> | T <sub>A</sub> | PACKAGE | PACKAGE DESIGNATOR | OVP (V) | OV HYSTERESIS (V) | OVP OUTPUT<br>DELAY | UVP (V) | |----------------------------|-----------------|-------------|--------------------|---------|-------------------|---------------------|---------| | BQ7720700 | - 40°C to 110°C | 12-Pin WSON | DSS | 4.325 | 0.100 | 1 s | 2.25 | | BQ7720701 | - 40°C to 110°C | 12-Pin WSON | DSS | 4.275 | 0.100 | 1 s | 2 | | BQ7720702 | - 40°C to 110°C | 12-Pin WSON | DSS | 4.275 | 0.100 | 4 s | 2 | | PART NUMBER<br>(CONT.) <sup>(1)</sup> | UV HYSTERESIS (V) | UVP OUTPUT DELAY | OT (°C) | ow | LATCH | OUTPUT DRIVE | TAPE AND REEL | |---------------------------------------|-------------------|------------------|---------|---------|----------|-----------------|---------------| | BQ7720700 | 0.100 | 1 s | 70 | Enabled | Disabled | Active High 6 V | BQ7720700DSSR | | BQ7720701 | 0.100 | 1 s | 80 | Enabled | Disabled | Active High 6 V | BQ7720701DSSR | | BQ7720702 | 0.100 | 2 s | 80 | Enabled | Disabled | Active High 6 V | BQ7720702DSSR | <sup>(1)</sup> For future options, contact TI for more information. # 7 Pin Configuration and Functions 图 7-1. BQ77207 Pin Diagram # **12-Pin Functions** | NO. | NAME | TYPE <sup>(1)</sup> | DESCRIPTION | |-----|------|---------------------|-----------------------------------------------------------------------------------------------------| | 1 | VDD | Р | Power supply | | 2 | V7 | I | Sense input for positive voltage of the seventh cell from the bottom of the stack | | 3 | V6 | I | Sense input for positive voltage of the sixth cell from the bottom of the stack | | 4 | V5 | I | Sense input for positive voltage of the fifth cell from the bottom of the stack | | 5 | V4 | I | Sense input for positive voltage of the fourth cell from the bottom of the stack | | 6 | V3 | I | Sense input for positive voltage of the third cell from the bottom of the stack | | 7 | V2 | I | Sense input for positive voltage of the second cell from the bottom of the stack | | 8 | V1 | I | Sense input for positive voltage of the first cell from the bottom of the stack | | 9 | VSS | Р | Electrically connected to IC ground and negative terminal of the lowest cell in the stack | | 10 | COUT | 0 | Output drive for overvoltage, open wire, and overtemperature. It can be left floating if not used. | | 11 | DOUT | 0 | Output drive for undervoltage, open wire, and overtemperature. It can be left floating if not used. | | 12 | TS | I | Temperature sensor input. If not used, leave it NC. | (1) I = Input, O = Output, P = Power Connection #### 8 规格 # 8.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------------------------------------|---------------------------|-------|-----|------| | Supply voltage range | VDD - VSS (2) | - 0.3 | 45 | V | | Input voltage range | Vn - VSS where n = 1 to 7 | - 0.3 | 45 | V | | Input voltage range | TS | - 0.3 | 1.5 | V | | Output voltage range | COUT - VSS, DOUT - VSS | - 0.3 | 45 | V | | Functional temperature, T <sub>FUNC</sub> | | - 40 | 110 | °C | | Storage temperature, T <sub>STG</sub> | | - 65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. #### 8.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--------------------------|-----------------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discriarge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins, all pins <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 8.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------|---------|------| | $V_{DD}$ | Supply voltage (1) | 5 | 38.5 | V | | $\begin{array}{c} V_{\text{IN}} & \text{Inp} \\ \hline TS & \\ V_{\text{CTM}} & \text{Cus} \\ \hline C_{\text{TS}} & \text{Tot} \\ \hline T_{\text{A}} & \text{Am} \end{array}$ | Input voltage range of Vn - Vn-1 where n = 2 to 7 and V1 - VSS | 0 | 5 | V | | | TS | 0 | 1.5 | V | | V <sub>CTM</sub> | Customer Test Mode Entry V <sub>DD</sub> > V7 + V <sub>CTM</sub> | 12 | 13 | V | | C <sub>TS</sub> | Total capacitance on the TS Pin | | 200 | pF | | T <sub>A</sub> | Ambient temperature | - 40 | 85 | °C | | T <sub>J</sub> | Junction temperature | - 65 | 150 | °C | <sup>(1)</sup> V<sub>DD</sub> is equal to top of stack voltage. #### 8.4 Thermal Information | | | DEVICE | | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------| | | THERMAL METRIC <sup>(1)</sup> DSS 12 PINS R $_{0 \text{ JA}}$ Junction-to-ambient thermal resistance 67.3 R $_{0 \text{ JC(top)}}$ Junction-to-case (top) thermal resistance 68.6 R $_{0 \text{ JB}}$ Junction-to-board thermal resistance 35.9 P $_{\text{JT}}$ Junction-to-top characterization parameter 2.9 | UNIT | | | | | 12 PINS | | | R <sub>0</sub> JA | Junction-to-ambient thermal resistance | 67.3 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 68.6 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 35.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 2.9 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 35.9 | °C/W | Product Folder Links: BQ77207 <sup>(2)</sup> DC Voltage applied on this pin should be limited to a maximum of 40 V. Stresses to this pin at voltages beyond this level, up to the 45-V specified maximum level, should be limited to short transients. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 8.4 Thermal Information (continued) | | | DEVICE | | |------------------------|----------------------------------------------|---------|------| | | THERMAL METRIC(1) | DSS | UNIT | | | | 12 PINS | | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 14 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 8.5 DC Characteristics Typical values stated where $T_A = 25^{\circ}C$ and VDD = 25 V, MIN/MAX values stated where $T_A = -40^{\circ}C$ to 85°C and VDD = 5 V to 38.5 V (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | | |-------------------------|--------------------------------------|----------------------------------------------------------------------------------------|--------------------------|------|------|--| | OVER VOLTAG | E PROTECTION (OV) | | | | | | | V <sub>OV</sub> | OV Detection Range | | 3.55 | 5.1 | V | | | V <sub>OV_STEP</sub> | OV Detection Steps | | 25 | | mV | | | | OV Detection I hystograpia | Selected OV Hysteresis depends on part number. See device selection table for details. | V <sub>OV</sub> - 50 | | mV | | | V <sub>OV_HYS</sub> | OV Detection Hysteresis | Selected OV Hysteresis depends on part number. See device selection table for details. | V <sub>OV</sub> -<br>100 | | mV | | | | OV Detection Accuracy | T <sub>A</sub> = 25°C | - 10 | 10 | mV | | | V <sub>OV_ACC</sub> | OV Detection Accuracy | $0^{\circ} C \leqslant T_{A} \leqslant 60^{\circ} C$ | - 20 | 20 | mV | | | | OV Detection Accuracy | -40°C ≤ T <sub>A</sub> ≤ 110°C | - 50 | 50 | mV | | | UNDER VOLTA | GE PROTECTION (UV) | | | • | | | | V <sub>UV</sub> | UV Detection Range | | 1.0 | 3.5 | V | | | V <sub>UV_STEP</sub> | UV Detection Steps | | 50 | | mV | | | | UV Detection Hysteresis | Selected OV Hysteresis depends on part number. See device selection table for details. | V <sub>UV</sub> + 50 | | mV | | | V <sub>UV_HYS</sub> | | Selected OV Hysteresis depends on part number. See device selection table for details. | V <sub>UV</sub> + 100 | | mV | | | | UV Detection Accuracy | T <sub>A</sub> = 25℃ | - 30 | 30 | mV | | | $V_{UV\_ACC}$ | UV Detection Accuracy | -40 ≤ T <sub>A</sub> ≤ 110℃ | - 50 | 50 | mV | | | V <sub>UV_MIN</sub> | UV Detection Disabled Threshold | Vn - Vn-1 where n = 2 to 7 and V1 - VSS | 450 500 | 550 | mV | | | OVER TEMPER | RATURE PROTECTION (OT) | | | • | | | | T <sub>OT</sub> | OT Detection Range | Available options: 62°C, 65°C, 70°C, 75°C, 80°C, 83°C | 62.0 | 83.0 | °C | | | | | | 2850 | | | | | | | | 2570 | | | | | D | NTC OT Detection External | | 2195 | | 0 | | | R <sub>OT_EXT_NTC</sub> | Resistance | | 1915 | | Ω | | | | | | 1651 | | | | | | | | 1525 | | | | | R <sub>OT_EXT_PTC</sub> | PTC OT Detection External Resistance | | 111100 | | Ω | | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback # 8.5 DC Characteristics (continued) Typical values stated where $T_A$ = 25°C and VDD = 25 V, MIN/MAX values stated where $T_A$ = -40°C to 85°C and VDD = 5 V to 38.5 V (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------|------|------| | T <sub>OT_ACC</sub> (1) | OT Detection Accuracy (NTC) | | - 5 | | 5 | °C | | | | | | - 10 | | °C | | T <sub>OT HYS</sub> (2) | OT Detection Hysteresis (NTC) | | | 4186 | | Ω | | | | | | 3530 | | Ω | | R <sub>TC</sub> | Internal Pull Up Resistor | After TI Factory Trim | 19.4 | 20 | 20.6 | kΩ | | UNDER TEMPE | ERATURE PROTECTION (UT) | | | | | | | T <sub>UT</sub> | UT Detection Threshold | | - 30.0 | | 0.0 | °C | | | | | | 111100 | | | | | NTC LIT Detection External | | | 68900 | | | | $R_{UT\_EXT\_NTC}$ | Resistance | | | 42200 | | Ω | | RUT_ACC FUT_HYS FUT_ACC (1) DPEN WIRE P FOW FOW_HYS FOW_ACC SUPPLY AND CC | | | | | | | | R <sub>UT_ACC</sub> | UT Detection External<br>Resistance Accuracy | | - 2% | | 2% | | | _ | | | | 10 | | °C | | I UT_HYS | UT Detection Hysteresis (NTC) | | | 17800 | | Ω | | T <sub>UT_ACC</sub> (1) | UT Detection Accuracy (NTC) | | - 5 | , | 5 | °C | | | ROTECTION (OW) | | | | | | | | | Vn < Vn-1 where n = 2 to 7 | | - 200 | | mV | | $V_{OW}$ | OW Detection Threshold | V1 - VSS | | 500 | | mV | | V <sub>OW HYS</sub> | OW Detection Hysteresis | Vn < Vn-1 where n = 1 to 7 | \ | V <sub>OW</sub> +100 | | mV | | | OW Detection Accuracy | -40 °C ≤ T <sub>A</sub> ≤ 110°C | - 25 | | 25 | mV | | | _EAKAGE CURRENT | ,, | | | | | | I <sub>cc</sub> | Supply Current | No fault detected. | | 2 | 3.5 | μA | | I <sub>CC_FAULT</sub> | Supply Current | Fault detected, COUT active High 6V output, DOUT active low. Other faults | | 20 | 25 | μΑ | | I <sub>CC_FAULT</sub> | Supply Current | Fault detected, COUT active High 6V output, DOUT active low. UV fault only | | 3 | 5 | μA | | . (2) | Input Company at V/v Dina | Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Enabled | - 0.3 | | 0.3 | μA | | I <sub>IN</sub> <sup>(2)</sup> | input Current at VX Pins | ection Accuracy (NTC) ection Hysteresis (NTC) After TI Factory Trim 19.4 20 20.6 PROTECTION (UT) ection Threshold T Detection External ince ection External ince Accuracy ection Hysteresis (NTC) T Open Wire Disabled Vn < Vn-1 where n = 2 to 7 V1 - VSS CURRENT Current No fault detected. Current No fault detected. Current Fault detected, COUT active High 6V output, DOUT active low. Other faults only Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Disabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Enabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Enabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Enabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Enabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Enabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Enabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Enabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Enabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Enabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Enabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Enabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Disabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Disabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Disabled Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Disabled Vn - Vn-1 and Vn - Vn-1 or V | μΑ | | | | | OUTPUT DRIV | E, COUT and DOUT, CMOS ACTIVE | HIGH VERSIONS ONLY | | · | | | | | Output Drive Voltage for COUT and DOUT, Active High 6V | n = 2 to 7, VDD = 25V, I <sub>OH</sub> = 100 μA | 6 | | | V | | V. | Output Drive Voltage for COUT and DOUT, Active High VDD | V1 - VSS > V <sub>OV</sub> , where n = 2 to 7, I <sub>OH</sub> = 10 μA measured out of COUT, | 0 | 1 | 1.5 | V | | V <sub>OUT_</sub> AH | Output Drive Voltage for COUT and DOUT, Active High 6V | are short circuited and only one cell remains powered and > V <sub>OV</sub> , VDD = | 0 | 1 | 1.5 | V | | | Output Drive Voltage for COUT and DOUT, Active High 6V and VDD | n = 2 to 7, VDD = 25 V, I <sub>OH</sub> = 100 μA | | 250 | 400 | mV | | | | | | | | | Product Folder Links: BQ77207 Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # 8.5 DC Characteristics (continued) Typical values stated where $T_A$ = 25°C and VDD = 25 V, MIN/MAX values stated where $T_A$ = -40°C to 85°C and VDD = 5 V to 38.5 V (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | | |----------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|--| | I <sub>OUT_AH_</sub> H | OUT Source Current (during OV) | Vn - Vn-1 or V1 - VSS > V <sub>OV</sub> , where<br>n = 2 to 7, VDD = 25 V, OUT = 0V.<br>Measured out of COUT, DOUT pin | | | 6.5 | mA | | | | | | IOUT_AH_L | OUT Sink Current (no OV) | Vn - Vn-1 and V1 - VSS < V <sub>OV</sub> , where<br>n = 2 to 7, VDD = 25 V, OUT = VDD.<br>Measured into COUT, DOUT pin | 0.3 | | 3 | mA | | | | | | OUTPUT DRIVE, COUT and DOUT, NCH OPEN DRAIN ACTIVE LOW VERSIONS ONLY | | | | | | | | | | | | V <sub>OUT_AL</sub> | Output Drive Voltage for COUT and DOUT, Active Low | $Vn$ - $Vn$ -1 or $V1$ - $VSS$ > $V_{OV}$ , where $n$ = 2 to 7, $VDD$ = 25 $V$ , $I_{OH}$ = 100 $\mu$ A measured into COUT, DOUT pin. | | 250 | 400 | mV | | | | | | I <sub>OUT_AL_L</sub> | OUT Source Current (during OV) | Vn - Vn-1 or V1 - VSS > V <sub>OV</sub> , where<br>n = 2 to 7, VDD = 25 V, OUT = VDD.<br>Measured into COUT, DOUT pin. | 0.3 | | 3 | mA | | | | | | I <sub>OUT_AL_</sub> H | OUT Sink Current (no OV) | Vn - Vn-1 and V1 - VSS < V <sub>OV</sub> , where n = 2 to 7, VDD = 25 V, OUT = VDD. Measured out of COUT, DOUT pin. | | | 100 | nA | | | | | <sup>(1)</sup> Assured by design. This accuracy assumes the external resistance is within ±2% of the R\_OT\_EXT values for the corresponding temperature threshold. # 8.6 Timing Requirements Typical values stated where $T_A$ = 25°C and VDD = 25 V, MIN/MAX values stated where $T_A$ = -40°C to 85°C and VDD = 5 V to 38.5 V (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|---------------------------------------------------------|--------------------------------------------------|-------|------|-----|------| | | | | | 0.25 | | s | | | | | | 0.5 | | s | | t <sub>OV_DELAY</sub> | OV Delay Time | | | 1 | | s | | _ | | | | 2 | | s | | | | | | 4 | | s | | | | | | 0.25 | | s | | t | UV Delay Time | | | 0.5 | | s | | t <sub>UV_DELAY</sub> | OV Belay Time | | | 1 | | s | | | | | | 2 | | s | | t <sub>OT_DELAY</sub> | OT Delay Time | | | 4 | | s | | t <sub>OW_DELAY</sub> | OW Delay Time | | | 4 | | s | | t <sub>DELAY_ACC</sub> | Delay Time Accuracy | For 0.25s, 0.5s delays | - 128 | | 128 | ms | | t <sub>DELAY_ACC</sub> | Delay Time Accuracy | For 1s delays | - 150 | | 150 | ms | | t <sub>DELAY_DR</sub> | Delay time drift across operating temp | For all delays other than 0.25s, 0.5s, 1s delays | - 10% | | 10% | | | t <sub>CTM_DELAY</sub> | Fault Detection Delay Time during<br>Customer Test Mode | See Customer Test Mode. | | 50 | | ms | <sup>(2)</sup> Assured by design # 9 Detailed Description #### 9.1 Overview The BQ77207 family of devices provides a range of voltage and temperature monitoring including overvoltage (OVP), undervoltage (UVP), open wire (OW), and overtemperature (OT) protection for Li-ion battery pack systems. Each cell is monitored independently for overvoltage, undervoltage, and open-wire conditions. With the addition of an external NTC thermistor, the device can detect overtemperature conditions. An internal delay timer is initiated upon detection of an overvoltage, undervoltage, open-wire, or overtemperature condition. Upon expiration of the delay timer, the respective output is triggered into its active state (either high or low depending on the configuration). The overvoltage triggers the COUT pin if a fault is detected, and undervoltage triggers the DOUT pin if a fault is detected. If an undertemperature, overtemperature, or open-wire fault is detected, then both the DOUT and COUT are triggered. For quicker production-line testing, the BQ77207 device provides a Customer Test Mode (CTM) with greatly reduced delay time. #### 9.2 Functional Block Diagram #### 9.3 Feature Description #### 9.3.1 Voltage Fault Detection In the BQ77207 device, each cell is monitored independently. Overvoltage is detected by comparing the actual cell voltage to a protection voltage reference, $V_{OV}$ . If any cell voltage exceeds the programmed OV value, a timer circuit is activated. When the timer expires, the COUT pin goes from inactive to active state. The timer is reset if the cell voltage falls below the recovery threshold ( $V_{OV} - V_{OV\_HYS}$ ). Undervoltage is detected by comparing the actual cell voltage to a protection voltage reference, $V_{UV}$ . If any cell voltage falls below the programmed UV value, a timer circuit is activated. When the timer expires, the DOUT pin goes from inactive to active state. The timer is reset if the cell voltage rises below the recovery threshold ( $V_{UV} + V_{UV}$ HYS). 图 9-2. Timing for Undervoltage Sensing #### 9.3.2 Open Wire Fault Detection In the BQ77207 device, each cell input is monitored independently to determine if the input is connected to a cell or not by applying a 50- $\mu$ A pull down current to ground that is activated for 128 $\mu$ s every 128 ms. If the device detects that Vn < Vn-1 - V<sub>OW</sub> V, then a timer is activated. When the timer expires, the COUT and DOUT pins go from an inactive to active state. The timer is reset if the cell input rises above the recovery threshold (V<sub>OW</sub> + V<sub>OW\_HYS</sub>). To recover both the COUT and DOUT output from active to inactive state, the open wire fault must be cleared (such as the broken connection from the device to the battery needs to be restored), and any other remaining faults (such as existing OVP or UVP faults) need to be cleared as well. #### 9.3.3 Temperature Fault Detection In the BQ77207 device, the TS pin is ratiometrically monitored with an internal pull up resistance $R_{NTC}$ . Overtemperature is detected by evaluating the TS input voltage to determine the external resistance falls below a protection resistance, $R_{OT\_EXT}$ . If the resistance falls below the programmed OT value, a timer circuit is activated. When the timer expires, the COUT and DOUT pins go from inactive to active state. The timer is reset if the resistance rises above the recovery threshold ( $R_{OT} + R_{OT\_HYS}$ ). If external capacitance is added to the TS pin, it needs to be within the spec limit shown in recommended operating conditions. 备注 Texas Instruments does not recommend adding an external capacitor to the TS pin. The capacitance on this pin will affect the TS measurement accuracy if greater than $C_{TS}$ . #### 9.3.4 Oscillator Health Check The device can detect if the internal oscillator slows down below the f<sub>OSC\_FAULT</sub> threshold. When this occurs then the COUT and DOUT go from inactive to active state. If the oscillator returns to normal then the fault recovers. #### 9.3.5 Sense Positive Input for Vx This is an input to sense each single battery cell voltage. A series resistor and a capacitor across the cell for each input is required for noise filtering and stable voltage monitoring. #### 9.3.6 Output Drive, COUT and DOUT These pins serve as the fault signal outputs, and may be ordered in either active HIGH with drive to 6V or active LOW options configured through internal OTP. The COUT and DOUT will respond per the following table when a fault is detected, if the specific fault is enabled. | ٦ | W o in radii Botootion to Goot and Boot Motion | | | | | | | | | | |-------------------|------------------------------------------------|----------|--|--|--|--|--|--|--|--| | FAULT Detected | COUT | DOUT | | | | | | | | | | Overvoltage | Active | Inactive | | | | | | | | | | Undervoltage | Inactive | Active | | | | | | | | | | Open Wire | Active | Active | | | | | | | | | | Over Temperature | Active | Active | | | | | | | | | | Oscillator Health | Active | Active | | | | | | | | | | | | | | | | | | | | | 表 9-1. Fault Detection vs COUT and DOUT Action #### 9.3.7 The LATCH Function The device can be enabled to latch the fault signal, which effectively disables the recovery functions of all fault detections. The only way to recover from a fault state when the latch is enabled is a POR of the device. #### 9.3.8 Supply Input, VDD This pin is the unregulated input power source for the IC. A series resistor is connected to limit the current, and a capacitor is connected to ground for noise filtering. #### 9.4 Device Functional Modes #### 9.4.1 NORMAL Mode When COUT and DOUT are inactive (no fault detected) the device operates in NORMAL mode and device is monitoring for voltage, open wire and temperature faults. The COUT and DOUT pins are inactive and if configured: - Active high is low. - Active low is being externally pulled up and is an open drain. #### 9.4.2 FAULT Mode FAULT mode is entered if the COUT or DOUT pins are activated. The OUT pin will either pull high internally, if configured as active high, or will be pulled low internally, if configured as active low. When COUT and DOUT are deactivated the device returns to NORMAL mode. #### 9.4.3 Customer Test Mode Customer Test Mode (CTM) helps to reduce test time for checking the delay timer parameter once the circuit is implemented in the battery pack. To enter CTM, VDD should be set to at least $V_{CTM}$ higher than V7 (see $\boxed{8}$ 9-3). The delay timer is greater than 10 ms, but considerably shorter than the timer delay in normal operation. To exit Customer Test Mode, remove the VDD to a V7 voltage differential of 10 V so that the decrease in this value automatically causes an exit. Product Folder Links: BQ77207 Submit Document Feedback # **CAUTION** Avoid exceeding any Absolute Maximum Voltages on any pins when placing the part into Customer Test Mode. Also avoid exceeding Absolute Maximum Voltages for the individual cell voltages (VCn - VCn-1) and (V1 - VSS). Stressing the pins beyond the rated limits may cause permanent damage to the device. # § 9-3 shows the timing for the Customer Test Mode. 图 9-3. Timing for Customer Test Mode # 10 Application and Implementation #### 备注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 10.1 Application Information Changes to the ranges stated in 表 10-1 will impact the accuracy of the cell measurements. 图 10-1. Application Configuration #### 10.1.1 Design Requirements Changes to the ranges stated in 表 10-1 will impact the accuracy of the cell measurements. 图 10-1 shows each external component. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated #### 表 10-1. Parameters | PARAMETER | EXTERNAL COMPONENT | MIN | NOM | MAX | UNIT | |------------------------------------|--------------------|------|------|------|------| | Voltage monitor filter resistance | R <sub>IN</sub> | 900 | 1000 | 1100 | Ω | | Voltage monitor filter capacitance | C <sub>IN</sub> | 0.01 | | 0.1 | μF | | Supply voltage filter resistance | R <sub>VD</sub> | 100 | 300 | 1K | Ω | | Supply voltage filter capacitance | C <sub>VD</sub> | 0.05 | 0.1 | 1 | μF | #### 备注 The device is calibrated using an $R_{IN}$ value = 1 k $\Omega$ . Using a value other than this recommended value changes the accuracy of the cell voltage measurements and $V_{OV}$ trigger level. # 10.1.2 Detailed Design Procedure 图 10-2 shows the measurement for current consumption for the product for both VDD and Vx. 图 10-2. Configuration for IC Current Consumption Test # 10.1.2.1 Cell Connection Sequence The BQ77207 device can be connected to the array of cells in any order without damaging the device. During cell attachment, the device could detect a fault if the cells are not connected within a fault detection delay period. If this occurs, then COUT and/or DOUT could transition from inactive to active. Both COUT and DOUT can be tied to VSS or VDD to prevent any change in output state during cell attach. Copyright © 2022 Texas Instruments Incorporated # 10.2 Systems Example In this application example, the choice of a FUSE or FETs is required on the COUT and DOUT pins—configured as an active high drive to 6-V outputs. 图 10-3. 5-Series Cell Configuration with Active High 6-V Option When paring with the BQ769x2 or BQ76940 devices, the top cell must be used. For the BQ77207 device to drive the CHG and DSG FETs, the active high 6-V option is preferred. Its COUT and DOUT are controlling two N-CH FETs to jointly control the CHG and DSG FETs with the monitoring device. For such joint architecture, the openwire feature of the BQ77207 device may be affected if the primary protector or monitor device is actively measuring the cells. Care is needed to ensure the $V_{OW}$ spec of the BQ77207 device is met or to choose a version of the BQ77207 device with open wire disabled. When working with a BQ769x2 device, the LOOPSLOW setting of the BQ769x2 device should be set to 0x11 to ensure the BQ77207 $V_{OW}$ spec is met. 图 10-4. BQ77207 with BQ76952 # 11 Power Supply Recommendations The maximum power supply of this device is 38.5 V on VDD. # 12 Layout # 12.1 Layout Guidelines - Ensure the RC filters for the Vn and VDD pins are placed as close as possible to the target terminal. - The VSS pin should be routed to the CELL terminal. # 12.2 Layout Example 图 12-1. Example Layout # 13 Device and Documentation Support # 13.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 # 13.2 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 13.3 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 #### 13.4 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 #### 13.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 13.6 术语表 TI术语表本术语表列出并解释了术语、首字母缩略词和定义。 # 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2022 Texas Instruments Incorporated www.ti.com 7-Apr-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | BQ7720700DSSR | ACTIVE | WSON | DSS | 12 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 720700 | Samples | | BQ7720701DSSR | ACTIVE | WSON | DSS | 12 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 720701 | Samples | | BQ7720702DSSR | ACTIVE | WSON | DSS | 12 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 720702 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** www.ti.com 7-Apr-2023 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ı | BQ7720700DSSR | WSON | DSS | 12 | 3000 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 | | | BQ7720701DSSR | WSON | DSS | 12 | 3000 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 | | | BQ7720702DSSR | WSON | DSS | 12 | 3000 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 | www.ti.com 9-Aug-2022 # \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | BQ7720700DSSR | WSON | DSS | 12 | 3000 | 210.0 | 185.0 | 35.0 | | BQ7720701DSSR | WSON | DSS | 12 | 3000 | 210.0 | 185.0 | 35.0 | | BQ7720702DSSR | WSON | DSS | 12 | 3000 | 210.0 | 185.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4209244/D PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司