**BQ25302** ZHCSSA7 - OCTOBER 2020 # BQ25302 独立型 1 节 2.0A 降压电池充电器 ## 1 特性 - 独立充电器且易于配置 - 高效 1.2MHz 同步开关模式降压充电器 - 在 1A 电流 (5V 输入) 下具有 94.3% 的充电效 率 - 单个输入,支持 USB 输入 - 支持 4.1V 至 6.2V 输入电压范围,绝对最大输 入电压额定值为 28V - 输入电压动态电源管理 (VINDPM) 跟踪电池电压 - 高度集成 - 集成反向阻断和同步开关 MOSFET - 内部输入和充电电流检测 - 内部环路补偿 - 集成式自举二极管 - 4.1V/4.2V/4.35V/4.4V 充电电压 - 2.0A 最大快速充电电流 - 4.5V V<sub>BAT</sub> 下的 200nA 低电池漏电流 - IC 禁用模式下的 4 μ A VBUS 电源电流 - 120°C 时充电电流热调节 - 预充电电流:快速充电电流的 10% - 终止电流:快速充电电流的 10% - 充电精度 - 充电电压调节范围为 ±0.5% - 充电电流调节范围为 ±10% - 安全 - 热调节和热关断 - 输入欠压锁定 (UVLO) 和过压保护 (OVP) - 电池过充保护 - 预充电和快速充电安全计时器 - 如果电流设置引脚 ICHG 开路或短路,则充电被 禁用 - 冷/热电池温度保护 - 关于 STAT 引脚的故障报告 - 采用 WQFN 3x3-16 封装 ## 2 应用 - 无线扬声器 - 条形码扫描仪 - 游戏 - 底座充电器 - 无线电动工具 - 楼宇自动化 - 医疗 ## 3 说明 BQ25302 是一款高度集成的独立型开关模式电池充电 器,适用于单节锂离子和锂聚合物电池。BQ25302 支 持 4.1V 至 6.2V 输入电压和 2A 快速充电电流。该器件 的集成式电流检测拓扑可实现高充电效率和低 BOM 成 本。此器件具有出色的 200nA 低静态电流,可节省电 池电量并更大限度地延长便携式设备的存放时间。 BQ25302 采用 3x3 WQFN 封装,适用于 2 层布局和 空间有限的应用。 ### 器件信息 | 器件型号(1) | 封装 | 封装尺寸(标称值) | | | |---------|-----|-----------------|--|--| | BQ25302 | RTE | 3.00mm x 3.00mm | | | 如需了解所有可用封装,请参阅数据表末尾的可订购产品附 (1) 简化版应用 ## **Table of Contents** | 1 | 特性 | 1 | |---|--------------------------------------|-----| | 2 | 应用 | 1 | | 3 | 说明 | 1 | | 4 | Revision History | 2 | | | 说明(续) | | | 6 | Pin Configuration and Functions | .4 | | 7 | Specifications | 6 | | | 7.1 Absolute Maximum Ratings | 6 | | | 7.2 ESD Ratings | | | | 7.3 Recommended Operating Conditions | | | | 7.4 Thermal Information | . 7 | | | 7.5 Electrical Characteristics | .7 | | | 7.6 Timing Requirements | C | | | 7.7 Typical Characteristics | | | 8 | Detailed Description1 | | | | 8.1 Overview1 | 2 | | | 8.2 Functional Block Diagram1 | 13 | | | 8.3 Feature Description1 | | | | 8.4 Device Functional Modes1 | | | 9 Application and implementation | 19 | |-----------------------------------------|-----------------| | 9.1 Application Information | 19 | | 9.2 Typical Applications | 19 | | 10 Power Supply Recommendations | 26 | | 11 Layout | 27 | | 11.1 Layout Guidelines | <mark>27</mark> | | 11.2 Layout Example | <mark>27</mark> | | 12 器件和文档支持 | 29 | | 12.1 器件支持 | 29 | | 12.2 文档支持 | 29 | | 12.3 接收文档更新通知 | 29 | | 12.4 支持资源 | 29 | | 12.5 Trademarks | | | 12.6 静电放电警告 | 29 | | 12.7 术语表 | | | 13 Mechanical, Packaging, and Orderable | | | Information | 30 | | | | # **4 Revision History** | DATE | REVISION | NOTES | |--------------|----------|------------------| | October 2020 | * | Initial release. | Product Folder Links: BQ25302 ## 5 说明(续) BQ25302 支持 4.1V 至 6.2V 输入电压,可为单节电池充电。 BQ25302 为单节电池提供高达 2A 的连续快速充电电流。该器件可为便携式设备进行快速充电。其输入电压调节功能可从输入源向电池提供最大充电功率。该解决方案与输入反向阻断 FET (RBFET,Q1)、高侧开关 FET (HSFET,Q2)和低侧开关 FET (LSFET,Q3)高度集成。 BQ25302 具有无损集成式电流检测功能,可通过尽可能地减少元件数量来降低功率损耗和 BOM 成本。它还集成了自举二极管以进行高侧栅极驱动和电池温度监控,从而简化系统设计。此器件无需主机控制即可启动并完成一个充电周期。BQ25302 充电电压和充电电流可通过外部电阻设定。BQ25302 在启动时检测充电电压设置,并分四个阶段为电池充电:电池短路、预调节、恒定电流和恒定电压。在充电周期结束时,如果充电电流低于终止电流阈值并且电池电压高于再充电阈值,则充电器自动终止。当电池电压下降到低于再充电阈值时,充电器将自动启动另一个充电周期。充电器为电池充电和系统操作提供各种安全特性,包括基于负温度系数 (NTC) 热敏电阻的电池温度监控、充电安全计时器、输入过压和过流保护,以及电池过压保护。还内置了引脚开路和短路保护功能,可防止充电电流设置引脚 ICHG 意外开路或对地短路。热调节功能可调节充电电流,从而在高功率运行或高环境温度条件下限制内核温度。 STAT 引脚输出报告充电状态和故障状况。当移除输入电压时,此器件以极低的电池到充电器器件漏电流自动进入高阻态模式。BQ25302 采用 3mm x 3mm 薄型 WQFN 封装。 # **6 Pin Configuration and Functions** 图 6-1. RTE Package 16-Pin WQFN Top View 表 6-1. Pin Functions | | PIN | I/O <sup>(1)</sup> | DESCRIPTION | |------|-------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0(1) | DESCRIPTION | | VBUS | 1 | Р | Charger Input Voltage. The internal n-channel reverse block MOSFET (RBFET) is connected between VBUS and PMID with VBUS on source. Place a 2.2uF ceramic capacitor from VBUS to GND and place it as close as possible to IC. | | PMID | 16 | Р | Connected to the drain of the reverse blocking MOSFET (RBFET) and the drain of high-side MOSFET (HSFET). Place ceramic 10 $\mu$ F on PMID to GND and place it as close as possible to IC. | | sw | 13,14 | Р | Switching node. Connected to output inductor. Internally SW is connected to the source of the n-channel HSFET and the drain of the n-channel LSFET. Connect the $0.047\mu$ F bootstrap capacitor from SW to BTST. | | BTST | 15 | Р | High-Side FET Driver Supply. Internally, the BTST is connected to the cathode of the internal boost-strap diode. Connect the 0.047 $\mu$ F bootstrap capacitor from SW to BTST. | | GND | 11,12 | Р | Ground. Connected directly to thermal pad on the top layer. A single point connection is recommended between power ground and analog ground near the IC GND pins. | | REGN | 2 | Р | Low-Side FET driver positive supply output. Connect a 2.2 $\mu$ F ceramic capacitor from REGN to GND. The capacitor should be placed close to the IC. | | BAT | 10 | Al | Battery Voltage Sensing Input. Connect this pin to the positive terminal of the battery pack and the node of inductor output terminal. 10-µF capacitor is recommended to connect to this pin. | | TS | 7 | AI | Battery Temperature Protection Voltage Input. Connect a negative temperature coefficient thermistor (NTC). Program temperature window with a resistor divider from REGN to TS and TS to GND. Charge suspends when TS pin voltage is out of range. When TS pin is not used, connect a 10-k $\Omega$ resistor from REGN to TS and a 10-k $\Omega$ resistor from TS to GND. It is recommended to use a 103AT-2 thermistor. | | ICHG | 4 | Al | Charge current program input. Connect a 1% resistor RICHG from this pin to ground to program the charge current as ICHG = $K_{ICHG}$ / $K_{ICHG}$ = 40,000). No capacitor is allowed to connect at this pin. When ICHG pin is pulled to ground or left open, the charger stop switching and STAT pin starts blinking. | | STAT | 3 | АО | Charge Status Indication Output. This pin is open drain output. Connect this pin to REGN via a current limiting resistor and LED. The STAT pin indicates charger status as: Charge in progress: STAT pin is pulled LOW Charge completed, charge disabled by EN: STAT pin is OPEN Fault conditions: STAT pin blinks. | # 表 6-1. Pin Functions (continued) | PII | PIN I/O <sup>(1)</sup> | | DESCRIPTION | | |-------------|------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | NAME | NO. | 1000 | DESCRIPTION | | | | | | Charge Voltage Setting Input. VSET pin sets battery charge voltage. Program battery regulation voltage with a resistor pull-down from VSET to GND: | | | VSET | | | • Floating (R > 200k Ω ±10%): 4.1V | | | | 9 | AI | • Shorted to GND (R < 510 Ω): 4.2V | | | | | / " | • R = $51k\Omega \pm 10\%$ : 4.35V | | | | | | | • $R = 10k\Omega \pm 10\%: 4.4V$ | | | | | | | | POL | 5 | Al | This pin must be floating. | | | EN | 6 | Al | Device Disable Input. The device is enabled with EN pin floating or pulled low. The device is disabled if EN pin is pulled high. | | | NC | 8 | - | No connection. Keep this pin floating or grounded. | | | Thermal Pad | 17 | - | Ground reference for the device that is also the thermal pad used to conduct heat from the device. This connection serves two purposes. The first purpose is to provide an electrical ground connection for the device. The second purpose is to provide a low thermal-impedance path from the device die to the PCB. This pad should be tied externally to a ground plane. Ground layer(s) are connected to thermal pad through vias under thermal pad. | | <sup>(1)</sup> Al = Analog input, AO = Analog Output, AIO = Analog input Output, DI = Digital input, DO = Digital Output, DIO = Digital input Output, P = Power ## 7 Specifications ## 7.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | PA | RAMETER | MIN | MAX | UNIT | |-------------------------------------|--------------------------------|---------------------|-------------------|------| | | VBUS (converter not switching) | - 2 | 28 | V | | | PMID(converter not switching) | - 0.3V | 28 | V | | | SW | - 2V <sup>(3)</sup> | 20 | V | | | BTST | - 0.3V | 25.5 | V | | | STAT | - 0.3V | 5.5 | V | | Voltage Dange (with respect to CND) | BAT | - 0.3V | 11 | V | | Voltage Range (with respect to GND) | BTST to SW | - 0.3V | 5.5 | V | | | ICHG | - 0.3V | 5.5 | V | | | REGN | - 0.3V | 5.5 | V | | | POL | - 0.3V | 5.5 | V | | | /EN | - 0.3V | 5.5 | V | | | TS | - 0.3V | 5.5 | V | | Voltage Range (with respect to GND) | VSET | - 0.3V | 11 <sup>(2)</sup> | V | | Output Sink Current | STAT | | 6 | mA | | Output Sink Current | REGN | | 20 | mA | | Junction temperature | TJ | - 40C | 150 | °C | | Storage temperature | T <sub>stg</sub> | - 65C | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The absolute maximum rating is specified at 11V DC voltage and up to 13V for a maximum 100us - (3) -3V for 10ns transient ## 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | | Electrostatic discrarge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±250 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | PARAMETER | MIN | NOM | MAX | UNIT | |-------------------|----------------------------|------|-----|-----|------| | V <sub>VBUS</sub> | Input voltage | 4.1 | | 6.2 | V | | V <sub>BAT</sub> | Battery voltage | | | 4.4 | V | | I <sub>VBUS</sub> | Input current | | | 2 | Α | | I <sub>SW</sub> | Output current (SW) | | | 2 | Α | | T <sub>A</sub> | Ambient temperature | - 40 | | 85 | °C | | L | Effective inductance | 0.7 | 1 | | μΗ | | C <sub>VBUS</sub> | Effective VBUS capacitance | 1.1 | 2.2 | | μF | Product Folder Links: BQ25302 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 7.3 Recommended Operating Conditions (continued) over operating free-air temperature range (unless otherwise noted) | | PARAMETER | MIN | NOM | MAX | UNIT | |-------------------|----------------------------|-----|-----|-----|------| | C <sub>PMID</sub> | Effective PMID capacitance | 5 | 10 | | μF | | C <sub>BAT</sub> | Effective BAT capacitance | 5 | 10 | | μF | ### 7.4 Thermal Information | | THERMAL METRIC | DEVICE | UNIT | |------------------------|----------------------------------------------------------------|--------|------| | R <sub>0</sub> JA | Junction-to-ambient thermal resistance (JEDEC <sup>(1)</sup> ) | 45.8 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 48.5 | °C/W | | R <sub>0</sub> JB | Junction-to-board thermal resistance | 19.0 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 1.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 19.0 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.9 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 7.5 Electrical Characteristics $V_{VBUS\_UVLOZ} < V_{VBUS\_OVP}$ and $V_{VBUS} > V_{BAT} + V_{SLEEP}$ , $T_J = -40^{\circ}C$ to +125°C, and $T_J = 25^{\circ}C$ for typical values (unless otherwise noted) | (unless otherwise | | | | | | | |-----------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | QUIESCENT CUR | RENT | | | | | | | I <sub>VBUS_REVS</sub> | VBUS reverse current from BAT/SW to VBUS, T <sub>J</sub> = -40°C - 85°C | $V_{BAT} = V_{SW} = 4.5V$ , $V_{BUS}$ is shorted to GND, measure $V_{BUS}$ reverse current | | 0.07 | 3 | μΑ | | I <sub>Q_VBUS_DIS</sub> | VBUS leakage current in disable mode, T <sub>J</sub> = -40°C - 85°C | V <sub>BUS</sub> = 5V, V <sub>BAT</sub> = 4V, charger is disabled, /EN is pulled high | | | 4.1 | μA | | I <sub>Q_BAT_DIS</sub> | Leakage current from battery in disable mode, T <sub>J</sub> = -40°C - 65°C | V <sub>BUS</sub> = 5V, V <sub>BAT</sub> = 4V, charger is disabled,<br>POL is grounded /EN is floating | | | 1.0 | μΑ | | I <sub>Q_BAT_HIZ</sub> | BAT and SW pin leakage current in HiZ mode, T <sub>J</sub> = -40°C - 65°C | V <sub>BAT</sub> = V <sub>SW</sub> = 4.5V, V <sub>BUS</sub> floating | | 0.17 | 1.0 | μA | | VBUS POWER UP | | | | | | | | V <sub>VBUS_OP</sub> | V <sub>BUS</sub> operating range | | 4.1 | | 6.2 | V | | V <sub>VBUS_UVLOZ</sub> | V <sub>BUS</sub> power on reset | V <sub>BUS</sub> rising | 3.0 | | 3.80 | V | | V <sub>VBUS_UVLOZ_HYS</sub> | V <sub>BUS</sub> power on reset hysteresis | V <sub>BUS</sub> falling | | 250 | | mV | | V <sub>VBUS_LOWV</sub> | A condition to turnon REGN | V <sub>BUS</sub> rising, REGN turns on, V <sub>BAT</sub> = 3.2V | 3.8 | 3.90 | 4.00 | V | | V <sub>VBUS_LOWV_HYS</sub> | A condition to turnon REGN, hysteresis | V <sub>BUS</sub> falling, REGN turns off, V <sub>BAT</sub> = 3.2V | | 300 | | mV | | V <sub>SLEEP</sub> | Enter sleep mode threshold | V <sub>BUS</sub> falling, V <sub>BUS</sub> - VBAT, V <sub>VBUS_LOWV</sub> < V <sub>BAT</sub> < V <sub>BATREG</sub> | 30 | 60 | 100 | mV | | V <sub>SLEEPZ</sub> | Exit sleep mode threshold | V <sub>BUS</sub> rising, V <sub>BUS</sub> - V <sub>BAT</sub> , V <sub>VBUS_LOWV</sub> < V <sub>BAT</sub> < V <sub>BATREG</sub> | 110 | 157 | 250 | mV | | V <sub>VBUS_OVP_RISE</sub> | V <sub>BUS</sub> overvoltage rising threshold | V <sub>BUS</sub> rising, converter stops switching | 6.20 | 6.40 | 6.60 | V | | V <sub>VBUS_OVP_HYS</sub> | V <sub>BUS</sub> overvoltage falling hysteresis | V <sub>BUS</sub> falling, converter stops switching | | 500 | | mV | | MOSFETS | | | | | | | | R <sub>DSON_Q1</sub> | Top reverse blocking MOSFET on-<br>resistance between VBUS and<br>PMID (Q1) | V <sub>REGN</sub> = 5V | | 40 | 65 | mΩ | | R <sub>DSON_Q2</sub> | High-side switching MOSFET on-<br>resistance between PMID and SW<br>(Q2) | V <sub>REGN</sub> = 5V | | 50 | 82 | mΩ | ## 7.5 Electrical Characteristics (continued) $V_{VBUS\_UVLOZ} < V_{VBUS\_OVP}$ and $V_{VBUS} > V_{BAT} + V_{SLEEP}$ , $T_J = -40^{\circ}C$ to +125°C, and $T_J = 25^{\circ}C$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------| | R <sub>DSON_Q3</sub> | Low-side switching MOSFET on-<br>resistance between SW and GND<br>(Q3) | V <sub>REGN</sub> = 5V | | 4.100 4.200 4.350 4.400 1.72 1.00 0.517 172 100 63 172 100 63 2.20 2.00 30 3.00 | 72 | mΩ | | BATTERY CHAR | GER | | | | | | | | | VSET pin floating, T <sub>J</sub> = -40°C to +85°C | 4.078 | 4.100 | 4.118 | V | | | | VSET pin is grounded, T <sub>J</sub> = -40°C to +85°C | 4.178 | 4.200 | 4.218 | V | | $V_{BATREG}$ | Charge voltage regulation | Connect VSET pin to 51k $\Omega$ resistor, T <sub>J</sub> = -40°C to +85°C | 4.328 | 4.350 | 4.371 | V | | | | Connect VSET pin to 10k $\Omega$ resistor, T <sub>J</sub> = -40°C to +85°C | 4.376 | 4.400 | 72 4.118 4.218 4.371 4.418 1.89 1.10 0.60 206 130 93 225 150 98 2.35 | V | | | | ICHG set at 1.72A with R <sub>ICHG</sub> =23.2k $\Omega$ , V <sub>BAT</sub> = 3.8V, VBUS = 5V | 1.55 | 1.72 | 00 4.418<br>72 1.89<br>00 1.10<br>17 0.60<br>72 206<br>00 130<br>63 93<br>72 225<br>00 150 | А | | I <sub>CHG</sub> | Charge current regulation | ICHG set at 1.0A with RICHG=40.2k $\Omega$ , $V_{BAT}$ = 3.8V, $V_{BUS}$ = 5V | 0.90 | 1.00 | 1.10 | Α | | | | ICHG set at 0.5A with R $_{\rm ICHG}$ =78.7k $\Omega$ , $\rm V_{BAT}$ = 3.8V, $\rm V_{BUS}$ = 5V | 0.40 | 0.517 | 4.118 4.218 4.371 4.418 1.89 1.10 0.60 206 130 93 225 150 98 2.35 2.15 36 3.10 2.80 216 4.2 4.41 2.4 | Α | | I <sub>TERM</sub> | Termination current | ICHG = 1.72A, 10% of ICHG, RICHG=23.2k $\Omega$ , BATREG = 4.2V, VBUS = 5V | 138 | 172 | 206 | mA | | I <sub>TERM</sub> | Termination current | ICHG = 1.0A, 10% of ICHG, RICHG=40.2k $\Omega$ , BATREG = 4.2V, VBUS = 5V | 70 | 100 | 130 | mA | | I <sub>TERM</sub> | Termination current | ICHG=500mA, ITERM =63mA RICHG=78.7k $\Omega$ , BATREG = 4.2V, VBUS = 5V | 33 | 63 | 93 | mA | | | | ICHG = 1.72A, 10% of ICHG,<br>$R_{ICHG}$ =23.2k $\Omega$ , $V_{BATREG}$ = 4.2V, $V_{BAT}$ = 2.5V, $V_{BUS}$ = 5V | 115 | 172 | 225 | mA | | I <sub>PRECHG</sub> | Precharge current | ICHG = 1.72A, 10% of ICHG,<br>$R_{ICHG}$ =40.2k $\Omega$ , $V_{BATREG}$ = 4.2V, $V_{BAT}$ = 2.5V, $V_{BUS}$ = 5V | 50 | 100 | 150 | mA | | | | ICHG = 1.72A, 10% of ICHG, $R_{ICHG}$ =78.7k $\Omega$ , $V_{BATREG}$ = 4.2V, $V_{BAT}$ = 2.5V, $V_{BUS}$ = 5V | 28 | 63 | 2 225<br>0 150<br>3 98<br>0 2.35 | mA | | V <sub>BAT_SHORT_RISE</sub> | VBAT short rising threshold | Short to precharge | 2.05 | 2.20 | 2.35 | V | | V <sub>BAT_SHORT_FALL</sub> | VBAT short falling threshold | Precharge to battery short | 1.85 | 2.00 | 2.15 | V | | I <sub>BAT_SHORT</sub> | Battery short current | V <sub>BAT</sub> < V <sub>BAT_SHORT_FALL</sub> , V <sub>BUS</sub> = 5V | 24 | 30 | 36 | mA | | V <sub>BAT_LOWV_RISE</sub> | Rising threshold | Precharge to fast charge | 2.90 | 3.00 | 3.10 | V | | V <sub>BAT_LOWV_FALL</sub> | Falling threshold | Fast charge to precharge | 2.60 | 2.70 | 2.80 | V | | V <sub>RECHG_HYS</sub> | Recharge hysteresis below V <sub>BATREG</sub> | V <sub>BAT</sub> falling | 110 | 160 | 216 | mV | | INPUT VOLTAGE | / CURRENT REGULATION | | | | | | | V <sub>INDPM_MIN</sub> | Minimum input voltage regulation | V <sub>BAT</sub> = 3.5V, measured at PMID pin | 4.0 | 4.07 | 4.2 | V | | V <sub>INDPM</sub> | Input voltage regulation | $V_{BAT}$ = 4V, measured at PMID pin, $V_{INDPM}$ = 1.044* $V_{BAT}$ + 0.125V | 4.15 | 4.28 | 4.41 | ٧ | | I <sub>INDPM_2A_5V</sub> | Input current regulation | V <sub>VBUS</sub> = 5V | 2.1 | 2.25 | 2.4 | Α | | BATTERY OVER- | VOLTAGE PROTECTION | | | | | | | V <sub>BAT_OVP_RISE</sub> | Battery overvoltage rising threshold | V <sub>BAT</sub> rising, as percentage of VBATREG | 101.9 | 103.5 | 105 | % | | V <sub>BAT_OVP_FALL</sub> | Battery overvoltage falling threshold<br>OTECTION | V <sub>BAT</sub> falling, as percentage of VBATREG | 100.0 | 101.6 | 103.1 | % | Product Folder Links: BQ25302 ## 7.5 Electrical Characteristics (continued) $V_{VBUS\_UVLOZ} < V_{VBUS\_OVP}$ and $V_{VBUS} > V_{BAT} + V_{SLEEP}$ , $T_J = -40^{\circ}C$ to +125°C, and $T_J = 25^{\circ}C$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|------| | V <sub>BTST_REFRESH</sub> | Bootstrap refresh comparator threshold | $(V_{BTST} - V_{SW})$ when LSFET refresh pulse is requested, $V_{BUS} = 5V$ | 2.7 | 3 | 3.3 | V | | I <sub>HSFET_OCP</sub> | HSFET cycle by cycle over current limit threshold | | 5.2 | 6.2 | 6.7 | Α | | STAT INDICATION | | 1 | | | | | | I <sub>STAT_SINK</sub> | STAT pin sink current | | 6 | | | mA | | F <sub>BLINK</sub> | STAT pin blink frequency | | | 1 | | Hz | | F <sub>BLINK_DUTY</sub> | STAT pin blink duty cycle | | | 50 | | % | | | ATION AND THERMAL SHUTDOWN | 1 | , | | | - | | T <sub>REG</sub> | Junction temperature regulation accuracy | | 111 | 120 | 133 | °C | | | Thermal shutdown rising threshold | Temperature increasing | | 150 | | °C | | T <sub>SHUT</sub> | Thermal shutdown falling threshold | Temperature decreasing | | 125 | | °C | | BUCK MODE OPE | RATION | | 1 | | | | | F <sub>SW</sub> | PWM switching frequency | SW node frequency | 1.02 | 1.20 | 1.38 | MHz | | D <sub>MAX</sub> | Maximum PWM Duty Cycle | | | 97.0 | | % | | REGN LDO | | | | | | | | V <sub>REGN_UVLO</sub> | REGN UVLO | V <sub>VBUS</sub> rising | | | 3.85 | V | | V <sub>REGN</sub> | REGN LDO output voltage | V <sub>VBUS</sub> = 5V, I <sub>REGN</sub> = 0 to 16mA | 4.2 | | 5.0 | V | | ICHG SETTING | | | | | | | | V <sub>ICHG</sub> | ICHG pin regulated voltage | | 993 | 998 | 1003 | mV | | R <sub>ICHG_SHORT_FALL</sub> | Maximum resistance to disable charge | V <sub>BUS</sub> =5V | | | 1.00 | kΩ | | R <sub>ICHG_OPEN_RISE</sub> | Minimum resistance to disable charge | V <sub>BUS</sub> =5V, | 565 | | | kΩ | | R <sub>ICHG_MAX</sub> | Maximum programmable resistance at ICHG | V <sub>BUS</sub> =5V | | | 250.00 | kΩ | | R <sub>ICHG_MIN_SLE0</sub> | Minimum programmable resistance at ICHG | V <sub>BUS</sub> =5V | 17.40 | | | kΩ | | R <sub>ICHG_HIGH</sub> | ICHG setting resistor threshold to clamp precharge and termination current to 63mA | R <sub>ICHG</sub> > R <sub>ICHG_HIGH</sub> | 60.0 | 65.0 | 70.0 | kΩ | | K <sub>ICHG</sub> | Charge current ratio | ICHG set at 1.72A with R $_{\text{ICHG}}$ = 23.2k $_{\Omega}$ , V $_{\text{BAT}}$ =3.8V, V $_{\text{BUS}}$ =5V, I $_{\text{CHG}}$ = K $_{\text{ICHG}}$ /R $_{\text{ICHG}}$ | 36000 | 40000 | 44000 | Αχ Ω | | K <sub>ICHG</sub> | Charge current ratio | ICHG set at 1.0A with R $_{ICHG}$ = 40.2k $_{\Omega}$ , V $_{BAT}$ = 3.8V, V $_{BUS}$ = 5V, I $_{CHG}$ = K $_{ICHG}$ / R $_{ICHG}$ | 36000 | 40280 | 44000 | Αχ Ω | | K <sub>ICHG</sub> | Charge current ratio | ICHG set at 0.5A with R <sub>ICHG</sub> = 78.7k $\Omega$ , V <sub>BAT</sub> = 3.8V, V <sub>BUS</sub> = 5V, I <sub>CHG</sub> = K <sub>ICHG</sub> / R <sub>ICHG</sub> | 32000 | 40700 | 48000 | Αχ Ω | | COLD/HOT THERI | MISTOR COMPARATOR | | | | | | | V <sub>T1</sub> % | TCOLD (0°C) threshold, charge suspended if thermistor temperature is below T1 | V <sub>TS</sub> rising, as percentage to V <sub>REGN</sub> | 72.68 | 73.5 | 74.35 | % | | V <sub>T1</sub> % | V <sub>TS</sub> falling | As Percentage to V <sub>REGN</sub> | 70.68 | 71.5 | 72.33 | % | | V <sub>T3</sub> % | THOT (45°C) threshold, charge suspended if thermistor temperature is above T_HOT | $V_{TS}$ falling, as percentage to $V_{REGN}$ | 46.35 | 47.25 | 48.15 | % | ## 7.5 Electrical Characteristics (continued) $V_{VBUS\_UVLOZ} < V_{VBUS\_OVP}$ and $V_{VBUS} > V_{BAT} + V_{SLEEP}$ , $T_J = -40^{\circ}C$ to +125°C, and $T_J = 25^{\circ}C$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------|---------------------------------------|-------------------------------|-------|-------|-------|------| | V <sub>T3</sub> % | V <sub>TS</sub> rising | As percentage to VREGN | 47.35 | 48.25 | 49.15 | % | | LOGIC I/O PIN CHARACTERESTICS (POL, EN) | | | | | | | | V <sub>ILO</sub> | Input low threshold | Falling | | | 0.40 | V | | V <sub>IH</sub> | Input high threshold | Rising | 1.3 | | | V | | I <sub>BIAS</sub> | High-level leakage current at /EN pin | /EN pin is pulled up to 1.8 V | | 1.0 | | μA | ## 7.6 Timing Requirements | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |--------------------------|--------------------------------------------------|----------------------------------------------------------------------|------|------|------|------| | VBUS/BAT PO | OWER UP | | | | | | | t <sub>VBUS_OV</sub> | VBUS OVP reaction-time | VBUS rising above V <sub>BUS_OV</sub> threshold to converter turnoff | 200 | | ns | | | t <sub>CHG_ON_EN</sub> | Delay from enable at /EN pin to charger power on | /EN pin voltage rising | | 245 | | ms | | t <sub>CHG_ON_VBUS</sub> | Delay from VBUS to charge start | /EN pin is grounded, batttery present | | 275 | | ms | | BATTERY CH | ARGER | | | | | | | t <sub>SAFETY_FAST</sub> | Charge safety timer | Fast charge safety timer 20 hours | 15.0 | 20.0 | 24.0 | hr | | t <sub>SAFETY_PRE</sub> | Charge safety timer | Precharge safety timer | 1.5 | 2.0 | 2.5 | hr | Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *BQ25302* ## 7.7 Typical Characteristics Product Folder Links: BQ25302 ZHCSSA7 - OCTOBER 2020 ## **8 Detailed Description** ## 8.1 Overview The BQ25302 is a highly integrated standalone switch-mode battery charger for single cell Li-lon and Li-polymer batteries with charge voltage and charge current programmable by an external resistor. It includes an input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and bootstrap diode for the high-side gate drive as well as current sensing circuitry. Product Folder Links: BQ25302 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 8.2 Functional Block Diagram ## 8.3 Feature Description ### 8.3.1 Device Power Up The $\overline{EN}$ pin enable or disable the device. When the device is disabled, the device draws minimum current from VBUS pin. POL grouding or floating determines the polority of the $\overline{EN}$ pin. The device can be powered up from either VBUS or by enabling the device from $\overline{EN}$ pin. ### 8.3.1.1 Power-On-Reset (POR) The $\overline{\text{EN}}$ pin can enable or disable the device. When the device is disabled, the device is in disable mode and it draws minimum current at VBUS. When the device is enabled, if VBUS rises above $V_{VBUS\_UVLOZ}$ , the device powers part of internal bias and comparators and starts Power on Reset (POR). ## 8.3.1.2 REGN Regulator Power Up The internal bias circuits are powered from the input source. The REGN supplies internal bias circuits as well as the HSFET and LSFET gate drive. The REGN also provides voltage rail to STAT LED indication. The REGN is enabled when all the below conditions are valid: - Chip is enabled by EN pin - V<sub>VBUS</sub> above V<sub>VBUS\_UVLOZ</sub> - V<sub>VBUS</sub> above V<sub>BAT</sub> + V<sub>SLEEPZ</sub> - · After sleep comparator deglitch time, VSET detection time, and REGN delay time REGN remains on at fault conditions. REGN is powered by VBUS only and REGN is off when VBUS power is removed. ### 8.3.1.3 Charger Power Up Following REGN power-up, if there is no fault conditions, the charger powers up with soft start. If there is any fault, the charger will remain off until fault is clear. Any of the fault conditions below gates charger power-up: - V<sub>VBUS</sub> > V<sub>VBUS</sub> OVP - Thermistor cold/hot fault on TS pin - V<sub>BAT</sub> > V<sub>BAT OVP</sub> - · Safety timer fault - ICHG pin is open or short to GND - Die temperature is above TSHUT ### 8.3.1.4 Charger Enable and Disable by EN Pin The charger can be enabled or disabled by $\overline{\text{EN}}$ pin pulled high or low. The charger is in disable mode when disabled. #### 8.3.1.5 Device Unplugged from Input Source When $V_{BUS}$ is removed from an adaptor, the device stays in HiZ mode and the leakage current from the battery to BAT pin and SW pin is less than $I_{Q\ BAT\ HIZ}$ . ### 8.3.2 Battery Charging Management The BQ25302 charges 1-cell Li-lon battery with up to 2.0-A charge current from 4.1-V to 6.2-V input voltage. A new charge cycle starts when the charger power-up conditions are met. The charge voltage is set by external resistor connected at VSET pin and charge current are set by external resistors at ICHG pin. The charger terminates the charging cycle when the charging current is below termination threshold $I_{TERM}$ and charge voltage is above recharge threshold ( $V_{BATREG}$ - $V_{RECHG\_HYS}$ ), and device is not in IINDPM or thermal regulation. When a fully charged battery's voltage is discharged below recharge threshold, the device automatically starts a new charging cycle with safety timer reset. To initiate a recharge cycle, the conditions of charger power-up must be met. The STAT pin output indicates the charging status of charging (LOW), charging complete or charge disabled (HIGH) or charging faults (BLINKING). Product Folder Links: BQ25302 Copyright © 2023 Texas Instruments Incorporated ### 8.3.2.1 Battery Charging Profile The device charges the battery in four phases: battery short, preconditioning, constant current, constant voltage. The device charges battery based on charge voltage set by VSET pin and charge current set by ICHG pin as well as actual battery voltage. The battery charging profile is shown in 8 8-1. The battery short current is provided by internal linear regulator. | 表 8-1. Charging Current S | Setting | |---------------------------|---------| |---------------------------|---------| | MODE | BATTERY VOLTAGE V <sub>BAT</sub> | CHARGE CURRENT | TYPICAL VALUE | |---------------|--------------------------------------------|------------------------|-------------------------| | Battery Short | V <sub>BAT</sub> < V <sub>BAT_SHORT</sub> | I <sub>BAT_SHORT</sub> | 30 mA | | Precharge | $V_{BAT\_SHORT} < V_{BAT} < V_{BAT\_LOWV}$ | I <sub>PRECHG</sub> | 10% of I <sub>CHG</sub> | | Fast Charge | V <sub>BAT_LOWV</sub> < V <sub>BAT</sub> | I <sub>CHG</sub> | Set by ICHG resistor | 图 8-1. Battery Charging Profile ### 8.3.2.2 Precharge The device charges the battery at 10% of set fast charge current in precharge mode. When $R_{ICHG\_HIGH}$ , the precharge current is clamped at 63mA. #### 8.3.2.3 Charging Termination The device terminates a charge cycle when the battery voltage is above recharge threshold and the charge current is below termination current. After a charging cycle is completed, the charger is terminated and the system load is powered from battery. Termination is temporarily disabled when the charger device is in input current regulation or thermal regulation mode and the charging safety timer is counted at half the clock rate. The charge termination current is 10% of set fast charge current if $R_{ICHG} < R_{ICHG\_HIGH}$ . The termination current is clamped at 63mA if $R_{ICHG} > R_{ICHG}$ HIGH. ### 8.3.2.4 Battery Recharge A charge cycle is completed when battery is fully charged with charge terminated. If the battery voltage decreases below the recharge threshold ( $V_{BATREG}$ - $V_{RECHG\_HYS}$ ), the charger is enabled with safety timer reset and enabled. Product Folder Links: BQ25302 ### 8.3.2.5 Charging Safety Timer The device has built-in safety timer to prevent extended charging cycle due to abnormal battery conditions. The safety timer is 20 hours when the battery voltage is above $V_{BAT\_LOWV}$ threshold and 2 hours below $V_{BAT\_LOWV}$ threshold. When the safety timer expires, charge is suspended until the safety timer is reset. Safety timer is reset and charge starts under one of the following conditions: - · Battery voltage falls below recharge threshold - · VBUS voltage is recycled - EN pin is toggled - Battery voltage transits across V<sub>BAT\_SHORT</sub> threshold - Battery voltage transits across V<sub>BAT LOWV</sub> threshold If the safety timer expires and the battery voltage is above recharge threshold, the charger is suspended and the STAT pin is open. If the safety timer expires and the battery voltage is below the recharge threshold, the charger is suspended and the STAT pin blinks to indicate a fault. The safety timer fault is cleared with safety timer reset. During input current regulation, thermal regulation, the safety timer counts at half the original clock frequency and the safety timer is doubled. During TS fault, $V_{BUS\_OVP}$ , $V_{BAT\_OVP}$ , ICHG pin open and short, and IC thermal shutdown faults, the safety timer is suspended. Once the fault(s) is clear, the safety timer resumes to count. ## 8.3.2.6 Thermistor Temperature Monitoring The charger device provides a single thermistor input TS pin for battery temperature monitor. RT1 and RT2 programs the cold temperature T1 and hot temperature T3. In the equations, $R_{NTC,T1}$ is NTC thermistor resistance value at temperature T1 and $R_{NTC,T3}$ is NTC thermistor resistance values at temperature T3. Assuming RHOT = 0, select 0°C to 45°C for battery charge temperature range, then NTC thermistor 103AT-2 resistance $R_{NTC,T1}$ = 27.28 k $\Omega$ (at 0°C) and $R_{NTC,T3}$ = 4.91 k $\Omega$ (at 45°C), from the $\hbar$ $\hbar$ 1 and $\hbar$ 2, RT1 and RT2 are derived as: - RT1 = $4.527 k\Omega$ - RT2 = 23.26 k Ω On top of the calculation results, adding RHOT resisitor can shift HOT temperature T3 up and only slightly shift up COLD temperature T1. The actual temperature T3 can be looked up in a NTC resistance table based on ( $R_{NTC,T3}$ - RHOT) and T1 can be looked up in a NTC resistance table based on ( $R_{NTC,T1}$ - RHOT). Because $R_{NTC,T1}$ is much higher than $R_{NTC,T3}$ , RHOT can adjust HOT temperature significantly with mimimal affect on COLD temperature. RHOT is optional. 图 8-2. Battery Temperature Sensing Circuit Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated $$RT2 = \frac{R_{NTC,T1} \times R_{NTC,T3} \times \left(\frac{1}{V_{T3}\%} - \frac{1}{V_{T1}\%}\right)}{R_{NTC,T1} \times \left(\frac{1}{V_{T1}\%} - 1\right) - R_{NTC,T3} \times \left(\frac{1}{V_{T3}\%} - 1\right)}$$ (1) $$RT1 = \frac{\frac{1}{V_{T1}\%} - 1}{\frac{1}{R_{T2}} + \frac{1}{R_{NTC,T1}}}$$ (2) ## 8.3.3 Charging Status Indicator (STAT) The device indicates charging state on the open drain STAT pin. The STAT pin can drive a LED that is pulled up to REGN rail through a current limit resistor. 表 8-2. STAT Pin State | CHARGING STATE | STAT INDICATOR | |--------------------------------------------------------------------------|---------------------| | Charging in progress (including recharge) | LOW | | Charging complete | HIGH | | HiZ mode, sleep mode, charge disable | HIGH | | Safety timer expiration with battery voltage above recharge threshold | HIGH | | Charge faults: | | | 1. VBUS input over voltage | | | 2. TS cold/hot faults | | | 3. Battery over voltage | BLINKING at 1 Hz | | 4. IC thermal shutdown | with 50% duty cycle | | 5. Safety timer expiration with battery voltage below recharge threshold | | | 6. ICHG pin open or short | | #### 8.3.4 Protections #### 8.3.4.1 Voltage and Current Monitoring The device closely monitors the input voltage and input current for safe operation. #### 8.3.4.1.1 Input Over-Voltage Protection This device integrates the functionality of an input over-voltage protection (OVP). The input OVP threshold is $V_{VBUS\_OVP\_RISE}$ . During an input over-voltage event, the converter stops switching and safety timer stops counting as well. The converter resumes switching and the safety timer resumes counting once the VBUS voltage drops back below ( $V_{VBUS\_OVP\_RISE}$ - $V_{VBUS\_OVP\_HYS}$ ). The REGN LDO remains on during an input over-voltage event. The STAT pin blinks during an input OVP event. ## 8.3.4.1.2 Input Voltage Dynamic Power Management (VINDPM) When the input current of the device exceeds the current capability of the power supply, the charger device regulates PMID voltage by reducing charge current to avoid crashing the input power supply. VINDPM dynamically tracks the battery voltage. The actual VINDPM is the higher of V<sub>INDPM\_MIN</sub> and (1.044\*VBAT + 125mV). ### 8.3.4.1.3 Input Current Limit The device has built-in input current limit. When the input current is over the threshold I<sub>INDPM</sub>, the converter duty cycle is reduced to reduce input current. #### 8.3.4.1.4 Cycle-by-Cycle Current Limit High-side (HS) FET current is cycle-by-cycle limited. Once the HSFET peak current hits the limit I<sub>HSFET\_OCP</sub>, the HSFET shuts down until the current is reduced below a threshold. Product Folder Links: BQ25302 ### 8.3.4.2 Thermal Regulation and Thermal Shutdown The device monitors the junction temperature $T_J$ to avoid overheating the chip and limit the device surface temperature. When the internal junction temperature exceeds thermal regulation limit $T_{REG}$ , the device lowers down the charge current. During thermal regulation, the average charging current is usually below the programmed battery charging current. Therefore, termination is disabled and the safety timer runs at half the clock rate. Additionally, the device has thermal shutdown built in to turn off the charger when device junction temperature exceeds T<sub>SHUT</sub>. The charger is reenabled when the junction temperature is 25°C below T<sub>SHUT</sub>. During thermal shutdown, the safety timer stops counting and it resumes when the temperature drops below the threshold. ## 8.3.4.3 Battery Protection ### 8.3.4.3.1 Battery Over-Voltage Protection (V<sub>BAT\_OVP</sub>) The battery voltage is clamped at 3.5% above the battery regulation voltage. When the battery voltage is over $V_{BAT\_OVP\_RISE}$ , the converter stops switching until the battery voltage is below the falling threshold. During a battery over-voltage event, the safety timer stops counting and STAT pin reports the fault and it resumes once the battery voltage falls below the falling threshold. A 7-mA pull-down current is on the BAT pin once BAT\\_OVP is triggered. BAT\\_OVP may be triggered in charging mode, termination mode, and fault mode. ### 8.3.4.3.2 Battery Short Circuit Protection When the battery voltage falls below the V<sub>BAT SHORT</sub> threshold, the charge current is reduced to I<sub>BAT SHORT</sub>. ### 8.3.4.4 ICHG Pin Open and Short Protection To protect against ICHG pin is short or open, the charger immediately shuts off once ICHG pin is open or short to GND and STAT pin blinks to report the fault. At powerup, if ICHG pin is detected open or short to GND, the charge will not power up until the fault is clear. #### 8.4 Device Functional Modes ### 8.4.1 Disable Mode, HiZ Mode, Sleep Mode, Charge Mode, Termination Mode, and Fault Mode The device operates in different modes depending on VBUS voltage, battery voltage, and $\overline{\text{EN}}$ pin, POL pin, and ICHG pin connection. The functional modes are listed in the following table. | A C C. Device i unotional modes | | | | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------|--------------|--|--|--|--|--|--| | MODE | CONDITIONS | REGN LDO | CHARGE ENABLED | STAT PIN | | | | | | | | Disable Mode | Device is disable | OFF | NO | OPEN | | | | | | | | HiZ Mode | V <sub>VBUS</sub> < V <sub>VBUS_UVLOZ</sub> and device is enabled | OFF | NO | OPEN | | | | | | | | Sleep Mode V <sub>VBUS</sub> > V <sub>VBUS_UVLOZ</sub> and V <sub>VBUS</sub> < V <sub>BAT</sub> + V <sub>SLEEPZ</sub> and device is enabled | | OFF | NO | OPEN | | | | | | | | Charge Mode | $V_{VBUS}$ > $V_{VBUS\_LOWV}$ and $V_{VBUS}$ > $V_{BAT}$ + $V_{SLEEPZ}$ and device is enabled, no faults, charge is not terminated | ON | YES | SHORT to GND | | | | | | | | Charge Termination<br>Mode | V <sub>VBUS</sub> > V <sub>VBUS_LOWV</sub> and V <sub>VBUS</sub> > V <sub>BAT</sub> + V <sub>SLEEPZ</sub> and device is enabled, no faults, charge is terminated | ON | NO | OPEN | | | | | | | | Fault Mode | V <sub>BUS_OVP</sub> , TS cold/hot, V <sub>BAT_OVP</sub> , IC thermal shutdown, safety timer fault, ICHG pin open or short | ON | NO | BLINKING | | | | | | | 表 8-3. Device Functional Modes Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 9 Application and Implementation ### 备注 以下应用部分的信息不属于 TI 组件规范, TI 不担保其准确性和完整性。客户应负责确定 TI 组件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。 ## 9.1 Application Information A typical application consists of a single cell battery charger for Li-lon, Li-polymer batteries used in a wide range of portable devices and accessories. It integrates an input reverse-block FET (RBFET, Q1), high-side switching FET (HSFET, Q2), and low-side switching FET (LSFET, Q3). The Buck converter output is connected to the battery directly to charge the battery and power system loads. The device also integrates a bootstrap diode for high-side gate drive. ## 9.2 Typical Applications The typical applications in this section include a standalone charger without power path, a standalone charger with external power path, and a typical application with MCU programmed charge current. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback 19 ### 9.2.1 Typical Application The typical application in this section includes a standalone charger without power path. 图 9-1. Typical Application Diagram (1-µH inductor is recommended) ## 9.2.1.1 Design Requirements 表 9-1. Design Requirements | PARAMETER | VALUE | | | | | | |----------------------------|----------------------|--|--|--|--|--| | Input Voltage | 4.1V to 6.2V | | | | | | | Input Current | 2.0A | | | | | | | Fast Charge Current | 2.0A | | | | | | | Battery Regulation Voltage | 4.1V/4.2V/4.35V/4.4V | | | | | | ## 9.2.1.2 Detailed Design Procedure ## 9.2.1.2.1 Charge Voltage Settings Battery charge voltage is set by a resistor connected at the VSET pin. When the REGN LDO startup conditions are met, and before the REGN LDO powers up, the internal VSET detection circuit is enabled to detect VSET pin resistance and set battery charge voltage accordingly. The VSET detection circuit is disabled after detection is complete and changing resistance values on the fly does not change the battery charge voltage. VSET detection is reenabled once the REGN LDO is recycled. ### 9.2.1.2.2 Charge Current Setting The charger current is set by the resistor value at the ICHG pin according to the equation below: $$I_{CHG}(A) = K_{ICHG}(A \cdot \Omega) / R_{ICHG}(\Omega)$$ $K_{ICHG}$ is a coefficient that is listed in Electrical Characteristics table and $R_{ICHG}$ is the resistor value from ICHG pin to GND. $K_{ICHG}$ is typically 40,000 (A· $\Omega$ ) and it is slightly shifted up at lower charge current setting. The $K_{ICHG}$ vs. ICHG typical characteresitc curve is shown in $\mathbb{Z}$ 7-6. #### 9.2.1.2.3 Inductor Selection The 1.2-MHz switching frequency allows the use of small inductor and capacitor values to maintain an inductor saturation current higher than the charging current ( $I_{CHG}$ ) plus half the ripple current ( $I_{RIPPLE}$ ): Copyright © 2023 Texas Instruments Incorporated $$I_{SAT} \geqslant I_{CHG} + (1/2) I_{RIPPLE} \tag{3}$$ The inductor ripple current depends on the input voltage ( $V_{VBUS}$ ), the duty cycle (D = $V_{BAT}/V_{VBUS}$ ), the switching frequency ( $f_S$ ) and the inductance (L). $$I_{RIPPLE} = \frac{V_{IN} \times D \times (1 - D)}{fs \times L}$$ (4) The maximum inductor ripple current occurs when the duty cycle (D) is 0.5 or approximately 0.5. Usually inductor ripple is designed in the range between 20% and 40% maximum charging current as a trade-off between inductor size and efficiency for a practical design. ### 9.2.1.2.4 Input Capacitor Design input capacitance to provide enough ripple current rating to absorb the input switching ripple current. Worst case RMS ripple current is half of the charging current when the duty cycle is 0.5. If the converter does not operate at 50% duty cycle, then the worst case capacitor RMS current $I_{Cin}$ occurs where the duty cycle is closest to 50% and can be estimated using 方程式 5. $$I_{CIN} = I_{CHG} \times \sqrt{D \times (1 - D)}$$ (5) A low ESR ceramic capacitor such as X7R or X5R is preferred for the input decoupling capacitor and should be placed as close as possible to the drain of the high-side MOSFET and source of the low-side MOSFET. The voltage rating of the capacitor must be higher than the normal input voltage level. A rating of 16-V or higher capacitor is preferred for 5-V input voltage. #### 9.2.1.2.5 Output Capacitor Ensure that the output capacitance has enough ripple current rating to absorb the output switching ripple current. The equation below shows the output capacitor RMS current $I_{COUT}$ calculation. $$I_{COUT} = \frac{I_{RIPPLE}}{2 \times \sqrt{3}} \approx 0.29 \times I_{RIPPLE}$$ (6) The output capacitor voltage ripple can be calculated as follows: $$\Delta V_{O} = \frac{V_{OUT}}{8LCfs^{2}} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$ (7) At certain input and output voltage and switching frequency, the voltage ripple can be reduced by increasing the output filter LC. ## 9.2.1.3 Application Curves Product Folder Links: BQ25302 ## 9.2.2 Typical Application with External Power Path 图 9-6. Typical Application Diagram with Power Path ## 9.2.2.1 Design Requirements For design requirements, see † 9.2.1.1. ## 9.2.3 Typical Application with MCU Programmable Charge Current In some application cases, the charge current needs to be controlled by a MCU. In those cases, the GPIOs of the MCU can be used for on/off control of the charge current setting resistors $R_{ICHG1}$ and $R_{ICHG2}$ as shown in 39-7. With GPIO1 and GPIO2 on/off control, three levels of charge current can be programmed. If the charge current needs to be controlled smoothly in a wide range, a PWM output of the MCU can be used to generate an average DC voltage output to program the charge current as shown in the 39-7. The charge current can be calculated as: $(1V - V_{PWM}) / (R_{ICHG1} + R_{ICHG2})$ . $V_{PWM}$ is the averaged DC voltage of the PWM output and it must be lower than 1 V. The regulated voltage at the ICHG pin is 1 V. 图 9-7. Typical Application with MCU Programmed Charge Current 图 9-8. Typical Application with MCU Programmed Charge Current Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 9.2.3.1 Design Requirements For design requirements, see 节 9.2.1.1. ZHCSSA7 - OCTOBER 2020 # 10 Power Supply Recommendations In order to provide an output voltage on the BAT pin, the device requires a power supply between 4.1 V and 6.2 V Li-lon battery with positive terminal connected to BAT. The source current rating needs to be at least 2 A in order for the buck converter to provide maximum output power to BAT or the system connected to BAT pin. Product Folder Links: BQ25302 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 11 Layout ## 11.1 Layout Guidelines The switching node rise and fall times should be minimized for minimum switching loss. Proper layout of the components to minimize high frequency current path loop (see 11-1) is important to prevent electrical and magnetic field radiation and high frequency resonant problems. Follow this specific order carefully to achieve the proper layout. - Place input capacitor as close as possible to PMID pin and GND pin and use shortest copper trace connection or GND plane. - Put output capacitor near to the inductor output terminal and the charger device. Ground connections need to be tied to the IC ground with a short copper trace or GND plane - Place inductor input terminal to SW pin as close as possible and limit SW node copper area to lower electrical and magnetic field radiation. Do not use multiple layers in parallel for this connection. Minimize parasitic capacitance from this area to any other trace or plane. - Route analog ground separately from power ground if possible. Connect analog ground and power ground together using thermal pad as the single ground connection point under the charger device. It is acceptable to connect all grounds to a single ground plane if multiple ground planes are not available. - Decoupling capacitors should be placed next to the device pins and make trace connection as short as possible. - It is critical that the exposed thermal pad on the backside of the device be soldered to the PCB ground. Ensure that there are sufficient thermal vias directly under the IC, connecting to the ground plane on the other layers - Ensure that the number and sizes of vias allow enough copper for a given current path - Try to avoid ground planes in parallel with high frequency traces in other layers. - See the EVM design for the recommended component placement with trace and via locations. 图 11-1. High Frequency Current Path ## 11.2 Layout Example The device pinout and component count are optimized for a 2 layer PCB design. The 2-layer PCB layout example is shown in ⅓ 11-2. 图 11-2. Layout Example ## 12 器件和文档支持 ## 12.1 器件支持 ### 12.1.1 第三方产品免责声明 TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。 ## 12.2 文档支持 ## 12.2.1 相关文档 如需相关文档,请参阅以下内容: BQ25300、BQ25301、BQ25302、BQ25320 评估模块用户指南 ## 12.3 接收文档更新通知 要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 ## 12.4 支持资源 TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。 链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。 Product Folder Links: BQ25302 ### 12.5 Trademarks TI E2E™ is a trademark of Texas Instruments. 所有商标均为其各自所有者的财产。 ## 12.6 静电放电警告 静电放电 (ESD) 会损坏这个集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理和安装程序,可能会损坏集成电路。 ESD 的损坏小至导致微小的性能降级,大至整个器件故障。精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。 ### 12.7 术语表 TI术语表 本术语表列出并解释了术语、首字母缩略词和定义。 ZHCSSA7 - OCTOBER 2020 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 5-Jun-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | BQ25302RTER | ACTIVE | WQFN | RTE | 16 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | B25302 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 6-Jun-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | BQ25302RTER | WQFN | RTE | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 6-Jun-2023 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | BQ25302RTER | WQFN | RTE | 16 | 3000 | 367.0 | 367.0 | 35.0 | 3 x 3, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要声明和免责声明 TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。 这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。 这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。 TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。 TI 反对并拒绝您可能提出的任何其他或不同的条款。 邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023,德州仪器 (TI) 公司