

# 低压双路 1/2H 桥驱动器集成电路 (IC)

查询样片: DRV8839

#### 特性

- 双路 1/2H 桥接电机驱动器
  - 驱动一个直流电机或者一个步进电机的绕组,或 其它负载
  - 低金属氧化物半导体场效应晶体管 (MOSFET) 导通电阻:

高侧 + 低侧 (HS + LS) 280mΩ

- 1.8A 最大驱动电流
- 单独的电机和逻辑电源引脚:
  - 0V 至 11V 电机运行电源电压范围
  - 1.8V 至 7V 逻辑电源电压范围
- 独立的电机和逻辑电源引脚
- 单独的 ½H 桥控制输入接口
- 具有 120nA 最大组合电源电流的低功耗睡眠模式
- 2mm x 3mm 12 引脚超薄型小外形尺寸无引线 (WSON) 封装

#### 应用范围

- 由电池供电的设备:
  - 数字单镜头反光 (DSLR) 镜头
  - 消费类产品
  - 玩具
  - 机器人技术
  - 摄像机
  - 医疗设备

### 说明

DRV8839 为照相机、消费类产品、玩具和其它 低压或电池供电类应用提供多用途功率驱动器解决方案。 此器件有两个独立的 ½H 桥驱动器,并且能够驱动一个直流电机或者一个步进电机的绕组,以及其它诸如螺线管等 其它器件。 使用 N 通道功率 MOSFET 的输出级被配置为 ½H 桥。 一个内部电荷泵生成所需的栅极驱动电压。

DRV8839 能够提供高达 1.8A 的输出电流。 它在 0V 至 11V 的电机电源电压范围,以及 1.8V 至 7V 的器件电源电压范围内运行。

DRV8839 具有针对每个 %H 桥的单独输入和启用引脚,这样可实现对每个输出的单独控制。

内部关断功能支持过流保护、短路保护、欠压闭锁以及过温保护。

DRV8839 采用具有 PowerPAD™ 的 12 引脚 2mm x 3mm WSON 封装(环保型:符合 RoHS 标准且不含 Sb/Br)。

#### ORDERING INFORMATION(1)

| PACKAGE <sup>(2)</sup> |              | ORDERABLE PART<br>NUMBER | TOP-SIDE<br>MARKING |  |
|------------------------|--------------|--------------------------|---------------------|--|
| PowerPAD™ (WSON) - DSS | Reel of 3000 | DRV8839DSSR              | 8839                |  |

<sup>(1)</sup> For the most current packaging and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## **FUNCTIONAL BLOCK DIAGRAM**





#### **Table 1. TERMINAL FUNCTIONS**

| NAME        | PIN   | I/O <sup>(1)</sup> | DESCRIPTION              | EXTERNAL COMPONENTS OR CONNECTIONS                                                                             |
|-------------|-------|--------------------|--------------------------|----------------------------------------------------------------------------------------------------------------|
| POWER AND G | ROUND |                    |                          | ·                                                                                                              |
| GND         | 5, 6  | -                  | Device ground            |                                                                                                                |
| VM          | 1, 2  | -                  | Motor supply             | Bypass to GND with a 0.1-μF, 16-V ceramic capacitor.                                                           |
| VCC         | 12    | -                  | Device supply            | Bypass to GND with a 0.1-µF, 6.3-V ceramic capacitor.                                                          |
| CONTROL     |       |                    |                          |                                                                                                                |
| nSLEEP      | 11    | I                  | Sleep mode input         | Logic low puts device in low-power sleep mode<br>Logic high for normal operation<br>Internal pulldown resistor |
| IN1         | 10    | 1                  | Input 1                  | Logic input controls OUT1<br>Internal pulldown resistor                                                        |
| EN1         | 9     | 1                  | Enable 1                 | Logic high enables OUT1 Internal pulldown resistor                                                             |
| IN2         | 8     | 1                  | Input 2                  | Logic input controls OUT2<br>Internal pulldown resistor                                                        |
| EN2         | 7     | 1                  | Enable 2                 | Logic high enables OUT2<br>Internal pulldown resistor                                                          |
| OUTPUT      | ,     |                    |                          | ·                                                                                                              |
| OUT1        | 3     | 0                  | Output 1                 | Connect to motor winding                                                                                       |
| OUT2 4 O    |       | Output 2           | Connect to motor winding |                                                                                                                |
| NO CONNECT  | ,     |                    |                          |                                                                                                                |
| NC          | 2, 5  | -                  | No connection            | No connection to these pins                                                                                    |

<sup>(1)</sup> Directions: I = input, O = output, OZ = tri-state output, OD = open-drain output, IO = input/output

### DSS PACKAGE (TOP VIEW)





### **ABSOLUTE MAXIMUM RATINGS**(1)(2)

|                  |                                      | VALUE              | UNIT |
|------------------|--------------------------------------|--------------------|------|
| VM               | Power supply voltage range           | -0.3 to 12         | V    |
| VCC              | Power supply voltage range           | -0.3 to 7          | V    |
|                  | Digital input pin voltage range      | -0.5 to 7          | V    |
|                  | Peak motor drive output current      | Internally limited | А    |
| TJ               | Operating junction temperature range | -40 to 150         | °C   |
| T <sub>stg</sub> | Storage temperature range            | -60 to 150         | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

#### THERMAL INFORMATION

|                  |                                                             | DRV8839 |       |
|------------------|-------------------------------------------------------------|---------|-------|
|                  | THERMAL METRIC <sup>(1)</sup>                               | DSS     | UNITS |
|                  |                                                             | 12 PINS |       |
| $\theta_{JA}$    | Junction-to-ambient thermal resistance (2)                  | 50.4    |       |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance (3)               | 58      |       |
| $\theta_{JB}$    | Junction-to-board thermal resistance (4)                    | 19.9    | 0000  |
| ΨЈТ              | Junction-to-top characterization parameter <sup>(5)</sup>   | 0.9     | °C/W  |
| ΨЈВ              | Junction-to-board characterization parameter <sup>(6)</sup> | 20      |       |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance (7)            | 6.9     | 1     |

- (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (5) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

#### RECOMMENDED OPERATING CONDITIONS

 $T_A = 25^{\circ}C$  (unless otherwise noted)

|                  |                                        | MIN | NOM MAX | UNIT |
|------------------|----------------------------------------|-----|---------|------|
| V <sub>CC</sub>  | Device power supply voltage range      | 1.8 | 7       | V    |
| V <sub>M</sub>   | Motor power supply voltage range       | 0   | 11      | V    |
| I <sub>OUT</sub> | H-bridge output current <sup>(1)</sup> | 0   | 1.8     | Α    |
| f <sub>PWM</sub> | Externally applied PWM frequency       | 0   | 250     | kHz  |
| V <sub>IN</sub>  | Logic level input voltage              | 0   | 5.5     | V    |

(1) Power dissipation and thermal limits must be observed.



## **ELECTRICAL CHARACTERISTICS**

 $T_A = 25$ °C,  $V_M = 5$  V,  $V_{CC} = 3$  V (unless otherwise noted)

|                     | PARAMETER                         | TEST CONDITIONS                                | MIN                    | TYP                    | MAX                    | UNIT |
|---------------------|-----------------------------------|------------------------------------------------|------------------------|------------------------|------------------------|------|
| POWER               | SUPPLY                            |                                                |                        |                        | ,                      |      |
|                     | VAA an austing a supply assument  | No PWM                                         |                        | 40                     | 100                    | μA   |
| $I_{VM}$            | VM operating supply current       | 50 kHz PWM                                     |                        | 0.8                    | 1.5                    | mA   |
| $I_{VMQ}$           | VM sleep mode supply current      | nSLEEP = 0 V                                   |                        | 30                     | 95                     | nA   |
|                     | VCC energting augusts august      | No PWM                                         |                        | 300                    | 500                    | μΑ   |
| I <sub>VCC</sub>    | VCC operating supply current      | 50 kHz PWM                                     |                        | 0.7                    | 1.5                    | mA   |
| I <sub>CCQ</sub>    | VCC sleep mode supply current     | nSLEEP = 0 V                                   |                        | 5                      | 25                     | nΑ   |
| .,                  | VCC undervoltage lockout          | V <sub>CC</sub> rising                         |                        |                        | 1.8                    | V    |
| $V_{UVLO}$          | voltage                           | V <sub>CC</sub> falling                        |                        |                        | 1.7                    |      |
| LOGIC-L             | EVEL INPUTS                       |                                                |                        |                        |                        |      |
| $V_{IL}$            | Input low voltage                 |                                                | 0.31 x V <sub>CC</sub> | 0.34 x V <sub>CC</sub> |                        | V    |
| $V_{IH}$            | Input high voltage                |                                                |                        | $0.39 \times V_{CC}$   | 0.43 x V <sub>CC</sub> | V    |
| $V_{HYS}$           | Input hysteresis                  |                                                |                        | 0.08 x V <sub>CC</sub> |                        | V    |
| I <sub>IL</sub>     | Input low current                 | V <sub>IN</sub> = 0                            | -5                     |                        | 5                      | μΑ   |
| I <sub>IH</sub>     | Input high current                | V <sub>IN</sub> = 3.3 V                        |                        |                        | 50                     | μΑ   |
| $R_{PD}$            | Pulldown resistance               |                                                |                        | 100                    |                        | kΩ   |
| H-BRIDG             | E FETS                            | •                                              | ·                      |                        | ·                      |      |
| R <sub>DS(ON)</sub> | HS + LS FET on resistance         | I <sub>O</sub> = 800 mA, T <sub>J</sub> = 25°C |                        | 280                    | 330                    | mΩ   |
| I <sub>OFF</sub>    | Off-state leakage current         |                                                |                        |                        | ±200                   | nΑ   |
| PROTEC              | TION CIRCUITS                     |                                                |                        |                        |                        |      |
| I <sub>OCP</sub>    | Overcurrent protection trip level |                                                | 1.9                    | -                      | 3.5                    | Α    |
| t <sub>OCR</sub>    | Overcurrent protection retry time |                                                |                        | 1                      |                        | ms   |
| t <sub>DEAD</sub>   | Output dead time                  |                                                |                        | 100                    |                        | ns   |
| t <sub>TSD</sub>    | Thermal shutdown temperature      | Die temperature                                | 150                    | 160                    | 180                    | °C   |



## TIMING REQUIREMENTS(1)

 $T_{A}=25^{\circ}\text{C},~V_{M}=5~\text{V},~V_{CC}=3~\text{V},~R_{L}=20~\Omega$ 

| NO. | PARAMETER      | CONDITIONS                        | MIN | MAX | UNIT |
|-----|----------------|-----------------------------------|-----|-----|------|
| 1   | t <sub>1</sub> | Output enable time                |     | 120 | ns   |
| 2   | t <sub>2</sub> | Output disable time               |     | 120 | ns   |
| 3   | t <sub>3</sub> | Delay time, INx high to OUTx high |     | 120 | ns   |
| 4   | t <sub>4</sub> | Delay time, INx low to OUTx low   |     | 120 | ns   |
| 5   | t <sub>5</sub> | Output rise time                  | 50  | 150 | ns   |
| 6   | t <sub>6</sub> | Output fall time                  | 50  | 150 | ns   |

#### (1) Not production tested – ensured by design







#### **FUNCTIONAL DESCRIPTION**

#### **Bridge Control**

The DRV8839 is controlled using separate enable and input pins for each 1/2-H-bridge.

The following table shows the logic for the DRV8839:

| ENx | INx | OUTx |
|-----|-----|------|
| 0   | X   | Z    |
| 1   | 0   | L    |
| 1   | 1   | Н    |

#### Sleep Mode

If the nSLEEP pin is brought to a logic-low state, the DRV8839 will enter a low-power sleep mode. In this state all unnecessary internal circuitry is powered down.

### **Power Supplies and Input Pins**

The input pins may be driven within their recommended operating conditions with or without the VCC and VM power supplies present. No leakage current path will exist to the supply. There is a weak pulldown resistor (approximately 100 k $\Omega$ ) to ground on each input pin.

VCC and VM may be applied and removed in any order. When VCC is removed, the device will enter a low power state and draw very little current from VM. If the supply voltage is between 1.8 V and 7 V, VCC and VM may be connected together.

The VM voltage supply does not have any undervoltage lockout protection (UVLO), so as long as VCC > 1.8 V, the internal device logic will remain active. This means that the VM pin voltage may drop to 0 V, however, the load may not be sufficiently driven at low VM voltages.

#### **Protection Circuits**

The DRV8839 is fully protected against undervoltage, overcurrent and overtemperature events.

#### **Overcurrent Protection (OCP)**

An analog current limit circuit on each FET limits the current through the FET by removing the gate drive. If this analog current limit persists for longer than the OCP time, all FETs in the H-bridge will be disabled. After approximately 1 ms, the bridge will be re-enabled automatically.

Overcurrent conditions on both high and low side devices; i.e., a short to ground, supply, or across the motor winding will all result in an overcurrent shutdown.

#### Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge will be disabled. Once the die temperature has fallen to a safe level operation will automatically resume.

#### **Undervoltage Lockout (UVLO)**

If at any time the voltage on the VCC pin falls below the undervoltage lockout threshold voltage, all circuitry in the device is disabled and internal logic is reset. Operation resumes when VCC rises above the UVLO threshold.



### **APPLICATIONS INFORMATION**

### **Motor Connections**

If a single DC motor is connected to the DRV8839, it is connected between the OUT1 and OUT2 pins as shown below:



Figure 1. Single DC Motor Connection

Motor operation is controlled as follows:

| EN1 | EN2 | IN1 | IN2 | OUT1    | OUT2    | MOTOR OPERATION |
|-----|-----|-----|-----|---------|---------|-----------------|
| 0   | X   | X   | X   | Z       | See (1) | Off (coast)     |
| X   | 0   | X   | X   | See (2) | Z       | Off (coast)     |
| 1   | 1   | 0   | 0   | L       | L       | Brake           |
| 1   | 1   | 0   | 1   | L       | Н       | Reverse         |
| 1   | 1   | 1   | 0   | Н       | L       | Forward         |
| 1   | 1   | 1   | 1   | Н       | Н       | Brake           |

<sup>(1)</sup> State depends on EN2 and IN2, but does not affect motor operation because OUT1 is tri-stated.

<sup>(2)</sup> State depends on EN1 and IN1, but does not affect motor operation because OUT2 is tri-stated.



Two DC motors may be connected to the DRV8839. In this mode, it is not possible to reverse the direction of the motors; they will turn only in one direction. The connections are shown below:



Figure 2. Dual DC Motor Connection

Motor operation is controlled as follows:

| ENx | INx | OUTx | MOTOR OPERATION |
|-----|-----|------|-----------------|
| 0   | X   | Z    | Off (coast)     |
| 1   | 0   | L    | Brake           |
| 1   | 1   | Н    | Forward         |



#### THERMAL INFORMATION

#### **Thermal Protection**

The DRV8839 has thermal shutdown (TSD) as described above. If the die temperature exceeds approximately 150°C, the device will be disabled until the temperature drops to a safe level.

Any tendency of the device to enter thermal shutdown is an indication of either excessive power dissipation, insufficient heatsinking, or too high an ambient temperature.

#### **Power Dissipation**

Power dissipation in the DRV8839 is dominated by the power dissipated in the output FET resistance, or  $R_{DS(ON)}$ . Average power dissipation when running a stepper motor can be roughly estimated by:

$$P_{TOT} = R_{DS(ON)} x \left(I_{OUT(RMS)}\right)^2 \tag{1}$$

Where  $P_{TOT}$  is the total power dissipation,  $R_{DS(ON)}$  is the resistance of the HS plus LS FETs, and  $I_{OUT(RMS)}$  is the RMS output current being applied to each winding.  $I_{OUT(RMS)}$  is equal to the approximately 0.7x the full-scale output current setting.

The maximum amount of power that can be dissipated in the device is dependent on ambient temperature and heatsinking.

Note that R<sub>DS(ON)</sub> increases with temperature, so as the device heats, the power dissipation increases.





## 修订历史记录

| CI | hanges from Original (January 2013) to Revision A                                     | Page |
|----|---------------------------------------------------------------------------------------|------|
| •  | Changed 特性着重号                                                                         | 1    |
| •  | Changed 说明部分中的电机电源电压范围                                                                | 1    |
| •  | Changed Motor power supply voltage range in RECOMMENDED OPERATING CONDITIONS          | 4    |
| •  | Added t <sub>OCR</sub> and t <sub>DEAD</sub> parameters to ELECTRICAL CHARACTERISTICS | 5    |
| •  | Added paragraph to Power Supplies and Input Pins section                              | 7    |



www.ti.com 11-Aug-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                    |              |                      |         |
| DRV8839DSSR      | ACTIVE | WSON         | DSS                | 12   | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | 8839                 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | ` '  | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------|------------|------------|------------|-----------|------------------|
| DRV8839DSSR | WSON            | DSS                | 12 | 3000 | 180.0                    | 8.4                      | 2.25 | 3.25       | 1.05       | 4.0        | 8.0       | Q1               |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 9-Aug-2022



#### \*All dimensions are nominal

|   | Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ſ | DRV8839DSSR | WSON         | DSS             | 12   | 3000 | 182.0       | 182.0      | 20.0        |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4209244/D





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown. It is recommended that vias located under solder paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022,德州仪器 (TI) 公司