

# **Thermal Derating Curves for Logic-Products Packages**



May 2009

## Thermal Derating Curves for Logic-Products Packages

SZZA013B February 1999 – Revised May 2009



## Contents

### Title

| Abstract                               | 1 |
|----------------------------------------|---|
| Introduction                           | 1 |
| Background                             | 1 |
| The Concept                            | 2 |
| Application to Semiconductor Packaging | 2 |
| Derating Curves                        | 3 |
| Conclusion                             | 5 |
| Acknowledgment                         | 5 |
| References                             | 5 |

## List of Illustrations

| Figure | Title                                        |      | Pa | ge |
|--------|----------------------------------------------|------|----|----|
| 1.     | Coffee-Cup Example for Thermal Metrics       | •••• |    | 2  |
| 2.     | IC Package Thermal Metrics                   | •••• |    | 2  |
| 3.     | Derating Curves for 16-Pin SOIC (DW) Package | •••  |    | 4  |

| List of Tables |                                                               |      |  |  |
|----------------|---------------------------------------------------------------|------|--|--|
| Table          | Title                                                         | Page |  |  |
| 1.             | Critical PCB Design Factors for JEDEC 1s and 2s2p Test Boards | 3    |  |  |

#### Abstract

Thermal metrics, such as  $\theta_{JA}$  and  $\theta_{JC}$ , are used to compare thermal performance of plastic integrated circuit (IC) packages. The thermal conductivity of all materials of the IC packaging and of the test board affect the thermal resistance values reported by semiconductor manufacturers. Recent advancements in reporting thermal data include standard test-board designs. Texas Instruments (TI<sup>TM</sup>) has published values for all logic-products IC packages. Also, derating curves that allow calculation of the maximum power dissipation of a plastic IC package have been developed. The derating curves, which are available on a TI web page, can be modified interactively to determine maximum power dissipation with different ambient-temperature ranges and junction temperatures.

#### Introduction

The maximum allowable power consumption of an IC package can be calculated, given the thermal resistance of the package, the junction temperature, and the ambient temperature. This calculation of maximum power using thermal resistance values with different airflows makes possible the generation of derating curves. These derating curves allow the system designer to see the effect of ambient-temperature changes on the maximum power that the package can dissipate. The system designer can also use this type of thermal data to compare performance of packages from different suppliers, assuming the same test-board conditions.

Thermal data and derating curves for TI logic-products IC packages have been published on a TI web page discussed in *Application to Semiconductor Packaging*. The user can vary the junction temperature and ambient-temperature range used to calculate the derating curves for each package as described in *Derating Curves*.

#### Background

Semiconductor users need to know the thermal performance of IC packages to be used in their end equipment. Knowing the thermal performance of the IC package for a given device allows the system designer to determine the maximum power that the package can handle. However, it is critical that the user of any thermal data know the test conditions under which the thermal data was generated.

Many thermal metrics exist for IC packages. These include thermal resistance of the package measured from junction to ambient ( $\theta_{JA}$ ) and measured from junction to case ( $\theta_{JC}$ ). A simple analogy can be used to define these terms before applying them to semiconductor packages.

#### The Concept

Consider a closed cup of heated coffee at a certain temperature (see Figure 1). The temperature of the coffee is analogous to the junction temperature ( $T_J$ ) of a semicondutor device. The outer surface of the coffee cup is at some temperature analogous to the temperature of the outside of the semiconductor package, or case temperature, ( $T_C$ ). Finally, the room is at ambient, or free-air, temperature ( $T_A$ ). Clearly,  $T_J > T_C > T_A$ .



Figure 1. Coffee-Cup Example for Thermal Metrics

Heat transfers from the coffee through the cup by conduction. Thus, there is a temperature differential between the coffee and the outer surface. The rate of heat transfer through the cup is determined by the thermal resistance of the walls of the cup. The thermal resistance is a function of the material used to make the cup (e.g., paper, Styrofoam<sup>TM</sup>, or porcelain), the thickness of the walls of the cup, and the overall geometry of the cup. The higher the thermal resistance, the slower the heat travels through the cup. The thermal resistance between the junction (the coffee) and the case (cup) can be designated  $\theta_{\rm JC}$ .

Moving away from the junction, heat then transfers from the surface of the cup by radiation and convection. There is a thermal resistance associated with this transfer that is expected to be a function of the geometry, smoothness, and color of the surface. This thermal-resistance value is termed  $\theta_{CA}$ .

The overall rate of heat transfer is then a combination of  $\theta_{JC}$  and  $\theta_{CA}$ . There is a temperature drop (much like a voltage drop) from the inner side to the outer side of the cup and another drop from the surface of the cup to the ambient environment. Of course, the objective is to keep coffee warm. But, with semiconductors, the objective is to move heat away from the IC chip as quickly as possible.<sup>1</sup>

#### **Application to Semiconductor Packaging**

Figure 2 shows a typical IC plastic package with the silicon chip and the thermal metrics identified.



Figure 2. IC Package Thermal Metrics

Styrofoam is a trademark of Dow Chemical Company.

For semiconductor devices, the junction-to-ambient thermal resistance ( $\theta_{JA}$ ) is the most commonly used thermal metric and is defined mathematically in Equation 1.

$$\theta_{\mathsf{J}\mathsf{A}} = \left(\mathsf{T}_{\mathsf{J}} - \mathsf{T}_{\mathsf{A}}\right) / \mathsf{P} \tag{1}$$

 $\begin{array}{ll} Where: & T_J = \text{junction temperature of the chip} \\ T_A = \text{ambient temperature} \\ P = \text{power to the chip} \end{array}$ 

Thermal resistance is the resistance of the package to heat dissipation and is related inversely to the thermal conductivity of the package. Of course, the source of heat in an IC package is the chip. All electrical circuits dissipate some amount of power in the form of heat, which is conducted through the package to the ambient environment. Because the process is not 100% efficient, the temperature of the die (T<sub>J</sub>) rises above ambient. The thermal conductivity of the silicon chip, die-attach epoxy, copper leadframe, and mold compound all affect the rate at which the heat is dissipated. The geometries of the package and of the printed circuit board (PCB) greatly influence how quickly the heat sinks into the PCB and away from the chip.

To eliminate the test-board design as a variable in data reported between IC manufacturers, thermal-test-board design standards have been developed and released.<sup>2,3</sup> The primary factors in these test-board designs are shown in Table 1.

|                              | THERMAL TEST-BOARD DESIGNS   |                                 |  |
|------------------------------|------------------------------|---------------------------------|--|
| DESIGN FACTORS               | JEDEC 1s (Low-K)<br>(inches) | JEDEC 2s2p (High-K)<br>(inches) |  |
| Trace thickness              | 0.0028                       | 0.0028                          |  |
| Trace length                 | 0.98                         | 0.98                            |  |
| PCB thickness                | 0.062                        | 0.062                           |  |
| PCB width                    | 4                            | 4                               |  |
| PCB length                   | 4.5                          | 4.5                             |  |
| Power/ground-plane thickness | No internal copper planes    | 0.0014 (2 planes)               |  |

Table 1. Critical PCB Design Factors for JEDEC 1s and 2s2p Test Boards

When reviewing thermal data supplied by the IC manufacturer, it is critical that users know the details of the PCB design in Table 1 to accurately compare data from different suppliers.

In 1996, TI's Logic Products group published  $\theta_{JA}$  values for its IC packages. The data published in 1996 was generated using a JEDEC 1s PCB design. Thermal data is either generated in a laboratory environment or arrived at from thermal models of the PCB and IC package. The thermal model program used by TI is ThermCAL, a proprietary finite-difference thermal-modeling tool. The thermal data for SLL packages is available on the TI external web page:

http://www.ti.com/sc/docs/asl/package/thermal.htm

The Thermal Comprehensive Data Table on this web page lists the  $\theta_{JA}$  data for each package at airflows of 0, 150, 250, and 500 linear feet per minute (lfm). Pertinent information about leadframe pad size and die size is listed for each package. Also, the source of the data (laboratory measurements or model) is indicated. Model data has been verified to be accurate within  $\pm 10\%$  of laboratory measurements.

#### **Derating Curves**

When a device reaches a state of thermal equilibrium, the electrical power delivered is equal to the thermal heat dissipated. This thermal energy is in the form of heat and is given off to the surroundings. The maximum allowable power consumption (P) at a given ambient temperature ( $T_A$ ) is computed using the maximum junction temperature for the chip ( $T_J$ ) and the thermal resistance of the package ( $\theta_{JA}$ ) (see Equation 2).

$$\mathsf{P} = \left(\mathsf{T}_{\mathsf{J}} - \mathsf{T}_{\mathsf{A}}\right) / \theta_{\mathsf{J}\mathsf{A}} \tag{2}$$

Over time, heat destroys semiconductors. Thus, manufacturers usually specify a maximum junction temperature  $[T_{J(max)}]$ . If the junction temperature goes above this value, irreversible damage occurs. Because the IC user typically knows the ambient temperature of the operating environment ( $T_A$ ), the thermal resistance of the IC package ( $\theta_{JA}$ ) provided by the supplier, and a specified maximum junction temperature, Equation 2 can be used to determine the maximum power that can be applied to the particular package under the specified test conditions.

In Equation 2, by varying the ambient temperature at a given airflow, a derating curve can be developed for each package. By using the thermal resistance value of the package at different airflows, a derating curve can be developed for each airflow. A typical set of derating curves for the 16-pin SOIC (DW) package is shown in Figure 3. The data for the 16-pin SOIC (DW) package ( $\theta_{JA}$ ) used to calculate the curves was generated using a JEDEC 1s PCB design.





As an example, the 16-pin SOIC (DW) package has a  $\theta_{JA}$  value of 104.6°C/W at 0-lfm airflow. The maximum power that the package can withstand at  $T_A = 25^{\circ}$ C and  $T_J = 125^{\circ}$ C, remembering that the  $\theta_{JA}$  value was derived using a JEDEC 1s PCB, is:

 $P = (125^{\circ}C - 25^{\circ}C) / (104.6^{\circ}C/W) = 0.956 W$ 

For a given package, these derating curves allow the designer to see the effect of rising ambient temperature on the maximum power allowed. The derating curves for each package can be viewed on the TI web page mentioned previously. The program uses the  $\theta_{JA}$  data shown to display the maximum power dissipation (y-axis) of the package over a range of ambient temperatures (x-axis). This maximum power dissipation of the package is equivalent to the maximum allowable consumption of the IC device. The user can vary the junction temperature and the ambient-temperature range used in the interactive calculation of maximum power dissipation.

The user is reminded that the system  $\theta_{JA}$  is usually significantly different than the two quoted JEDEC  $\theta_{JA}$ s which are based on the high effective thermal conductivity and low effective thermal conductivity test cards. In an actual system, many characteristics impact the junction temperatures. A few are listed here:

(1) The temperature profile of neighboring components interact through the PCB.

(2) Power dissipation up wind of the component of interest can heat the localized ambient.

(3) The area of the PCB impacts it heat sinking efficiency.

(4) Subtle design features of the PCB, such as power and ground plane isolations, can modify thermal conduction in the PCB.

The user is strongly encouraged to use system-level thermal modeling tools to determine system junction temperatures. JEDEC  $\theta_{JA}$  values are for comparison of relative power-dissipation capabilities of packages, not for system junction temperature estimation. [4][5]

#### Conclusion

Integrated-circuit designers and end users need to compare the thermal performance of plastic IC packages. The most commonly used thermal metrics are package thermal resistance measured either from junction to ambient ( $\theta_{JA}$ ) or junction to case ( $\theta_{JC}$ ). Once the thermal resistance of the package is determined, it is possible to calculate the maximum power that a package can take at an assumed junction temperature and ambient temperature. By calculating the maximum power dissipation a package can withstand at a number of different ambient temperatures, derating curves can be developed for each package. These curves allow the user to see graphically the maximum power dissipation for a given package over a range of conditions. The web-based derating curves allow the user to vary the junction temperature and the ambient-temperature range used to calculate the curves.

#### Acknowledgment

The authors of this application report are Douglas W. Romm and Jeffrey D. Pfeifle.

#### References

- 1 Anderson, Peter H., *Applications of Thermodynamics to Electrical Engineering*, Department of Electrical Engineering, Morgan State University, March 1996.
- 2 EIA/JESD 51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages, August 1996.
- 3 EIA/JESD 51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages, February 1999.
- 4 D. Edwards, Darvin, IC Package Thermal Metrics, June 2007.
- 5 D. Edwards, Chapter 17 "PCB Design for Thermal Performance," *Printed Circuits Handbook*, 6<sup>th</sup> Edition, McGraw-Hill, 2008, editor, Clyde F. Coombs, Jr.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DLP® Products               | www.dlp.com            | Broadband          | www.ti.com/broadband      |
| DSP                         | dsp.ti.com             | Digital Control    | www.ti.com/digitalcontrol |
| Clocks and Timers           | www.ti.com/clocks      | Medical            | www.ti.com/medical        |
| Interface                   | interface.ti.com       | Military           | www.ti.com/military       |
| Logic                       | logic.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Power Mgmt                  | power.ti.com           | Security           | www.ti.com/security       |
| Microcontrollers            | microcontroller.ti.com | Telephony          | www.ti.com/telephony      |
| RFID                        | www.ti-rfid.com        | Video & Imaging    | www.ti.com/video          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated